OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [fpga/] [actel_m1a3pl_dev_kit/] [sim/] [rtl_sim/] [src/] [submit.f] - Blame information for rev 211

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 80 olivier.gi
//=============================================================================
2
// Copyright (C) 2001 Authors
3
//
4
// This source file may be used and distributed without restriction provided
5
// that this copyright statement is not removed from the file and that any
6
// derivative work contains the original copyright notice and the associated
7
// disclaimer.
8
//
9
// This source file is free software; you can redistribute it and/or modify
10
// it under the terms of the GNU Lesser General Public License as published
11
// by the Free Software Foundation; either version 2.1 of the License, or
12
// (at your option) any later version.
13
//
14
// This source is distributed in the hope that it will be useful, but WITHOUT
15
// ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16
// FITNESS FOR A PARTICULAR PURPOSE. See the GNU Lesser General Public
17
// License for more details.
18
//
19
// You should have received a copy of the GNU Lesser General Public License
20
// along with this source; if not, write to the Free Software Foundation,
21
// Inc., 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301  USA
22
//
23
//-----------------------------------------------------------------------------
24
//
25
// File Name: submit.f
26
//
27
// Author(s):
28
//             - Olivier Girard,    olgirard@gmail.com
29
//
30
//-----------------------------------------------------------------------------
31
// $Rev: 71 $
32
// $LastChangedBy: olivier.girard $
33
// $LastChangedDate: 2010-03-07 21:14:33 +0100 (Sun, 07 Mar 2010) $
34
//=============================================================================
35
 
36 105 olivier.gi
 
37 80 olivier.gi
//=============================================================================
38 105 olivier.gi
// Testbench related
39
//=============================================================================
40
 
41
+incdir+../../../bench/verilog/
42
../../../bench/verilog/tb_openMSP430_fpga.v
43
../../../bench/verilog/msp_debug.v
44
../../../bench/verilog/DAC121S101.v
45
 
46
 
47
//=============================================================================
48 80 olivier.gi
// Actel library
49
//=============================================================================
50
+libext+.v
51
 
52
-v ../../../bench/verilog/proasic3l.v
53
 
54
 
55
//=============================================================================
56
// FPGA Specific modules
57
//=============================================================================
58
 
59
+incdir+../../../rtl/verilog/
60
../../../rtl/verilog/openMSP430_fpga.v
61
../../../rtl/verilog/dac_spi_if.v
62
../../../rtl/verilog/smartgen/dmem_128B.v
63
../../../rtl/verilog/smartgen/pmem_2kB.v
64
 
65
 
66
//=============================================================================
67
// openMSP430
68
//=============================================================================
69
 
70
+incdir+../../../rtl/verilog/openmsp430/
71 107 olivier.gi
+incdir+../../../rtl/verilog/openmsp430/periph
72 80 olivier.gi
../../../rtl/verilog/openmsp430/openMSP430.v
73
../../../rtl/verilog/openmsp430/omsp_frontend.v
74
../../../rtl/verilog/openmsp430/omsp_execution_unit.v
75
../../../rtl/verilog/openmsp430/omsp_register_file.v
76
../../../rtl/verilog/openmsp430/omsp_alu.v
77 136 olivier.gi
../../../rtl/verilog/openmsp430/omsp_sfr.v
78
../../../rtl/verilog/openmsp430/omsp_clock_module.v
79 80 olivier.gi
../../../rtl/verilog/openmsp430/omsp_mem_backbone.v
80 136 olivier.gi
../../../rtl/verilog/openmsp430/omsp_watchdog.v
81 80 olivier.gi
../../../rtl/verilog/openmsp430/omsp_dbg.v
82 136 olivier.gi
../../../rtl/verilog/openmsp430/omsp_dbg_uart.v
83 155 olivier.gi
../../../rtl/verilog/openmsp430/omsp_dbg_i2c.v
84 80 olivier.gi
../../../rtl/verilog/openmsp430/omsp_dbg_hwbrk.v
85
../../../rtl/verilog/openmsp430/omsp_multiplier.v
86 136 olivier.gi
../../../rtl/verilog/openmsp430/omsp_sync_reset.v
87 111 olivier.gi
../../../rtl/verilog/openmsp430/omsp_sync_cell.v
88 136 olivier.gi
../../../rtl/verilog/openmsp430/omsp_scan_mux.v
89
../../../rtl/verilog/openmsp430/omsp_and_gate.v
90
../../../rtl/verilog/openmsp430/omsp_wakeup_cell.v
91
../../../rtl/verilog/openmsp430/omsp_clock_gate.v
92
../../../rtl/verilog/openmsp430/omsp_clock_mux.v
93 80 olivier.gi
../../../rtl/verilog/openmsp430/periph/omsp_gpio.v
94
../../../rtl/verilog/openmsp430/periph/omsp_timerA.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.