1 |
221 |
olivier.gi |
//----------------------------------------------------------------------------
|
2 |
|
|
// Copyright (C) 2001 Authors
|
3 |
|
|
//
|
4 |
|
|
// This source file may be used and distributed without restriction provided
|
5 |
|
|
// that this copyright statement is not removed from the file and that any
|
6 |
|
|
// derivative work contains the original copyright notice and the associated
|
7 |
|
|
// disclaimer.
|
8 |
|
|
//
|
9 |
|
|
// This source file is free software; you can redistribute it and/or modify
|
10 |
|
|
// it under the terms of the GNU Lesser General Public License as published
|
11 |
|
|
// by the Free Software Foundation; either version 2.1 of the License, or
|
12 |
|
|
// (at your option) any later version.
|
13 |
|
|
//
|
14 |
|
|
// This source is distributed in the hope that it will be useful, but WITHOUT
|
15 |
|
|
// ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
16 |
|
|
// FITNESS FOR A PARTICULAR PURPOSE. See the GNU Lesser General Public
|
17 |
|
|
// License for more details.
|
18 |
|
|
//
|
19 |
|
|
// You should have received a copy of the GNU Lesser General Public License
|
20 |
|
|
// along with this source; if not, write to the Free Software Foundation,
|
21 |
|
|
// Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
|
22 |
|
|
//
|
23 |
|
|
//----------------------------------------------------------------------------
|
24 |
|
|
//
|
25 |
|
|
// *File Name: openMSP430_fpga_top.v
|
26 |
|
|
//
|
27 |
|
|
// *Author(s):
|
28 |
|
|
// - Olivier Girard, olgirard@gmail.com
|
29 |
|
|
//
|
30 |
|
|
//----------------------------------------------------------------------------
|
31 |
|
|
// $Rev: 23 $
|
32 |
|
|
// $LastChangedBy: olivier.girard $
|
33 |
|
|
// $LastChangedDate: 2009-08-30 18:39:26 +0200 (Sun, 30 Aug 2009) $
|
34 |
|
|
//----------------------------------------------------------------------------
|
35 |
|
|
|
36 |
|
|
//=============================================================================
|
37 |
|
|
// FPGA Specific modules
|
38 |
|
|
//=============================================================================
|
39 |
|
|
|
40 |
|
|
`include "../../../rtl/verilog/openMSP430_fpga.v"
|
41 |
|
|
`include "../../../rtl/verilog/omsp_de0_nano_soc_led_key_sw.v"
|
42 |
|
|
`include "../../../rtl/verilog/sync_debouncer_10ms.v"
|
43 |
|
|
`include "../../../rtl/verilog/mega/ram_16x75k.v"
|
44 |
|
|
`include "../../../rtl/verilog/mega/ram_16x512.v"
|
45 |
|
|
`include "../../../rtl/verilog/mega/ram_16x16k.v"
|
46 |
|
|
`include "../../../rtl/verilog/mega/ram_16x8k.v"
|
47 |
|
|
`include "../../../rtl/verilog/mega/io_buf.v"
|
48 |
|
|
`include "../../../rtl/verilog/mega/in_buf.v"
|
49 |
|
|
|
50 |
|
|
//=============================================================================
|
51 |
|
|
// openMSP430
|
52 |
|
|
//=============================================================================
|
53 |
|
|
|
54 |
|
|
`include "../../../rtl/verilog/openmsp430/openMSP430.v"
|
55 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_frontend.v"
|
56 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_execution_unit.v"
|
57 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_register_file.v"
|
58 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_alu.v"
|
59 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_sfr.v"
|
60 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_mem_backbone.v"
|
61 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_clock_module.v"
|
62 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_dbg.v"
|
63 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_dbg_hwbrk.v"
|
64 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_dbg_uart.v"
|
65 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_dbg_i2c.v"
|
66 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_watchdog.v"
|
67 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_multiplier.v"
|
68 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_sync_reset.v"
|
69 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_sync_cell.v"
|
70 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_scan_mux.v"
|
71 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_and_gate.v"
|
72 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_wakeup_cell.v"
|
73 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_clock_gate.v"
|
74 |
|
|
`include "../../../rtl/verilog/openmsp430/omsp_clock_mux.v"
|
75 |
|
|
|
76 |
|
|
`include "../../../rtl/verilog/openmsp430/periph/omsp_timerA.v"
|
77 |
|
|
|
78 |
|
|
//=============================================================================
|
79 |
|
|
// openMSP430
|
80 |
|
|
//=============================================================================
|
81 |
|
|
|
82 |
|
|
`include "../../../rtl/verilog/opengfx430/openGFX430.v"
|
83 |
|
|
`include "../../../rtl/verilog/opengfx430/ogfx_reg.v"
|
84 |
|
|
`include "../../../rtl/verilog/opengfx430/ogfx_reg_fifo.v"
|
85 |
|
|
`include "../../../rtl/verilog/opengfx430/ogfx_reg_vram_if.v"
|
86 |
|
|
`include "../../../rtl/verilog/opengfx430/ogfx_reg_vram_addr.v"
|
87 |
|
|
`include "../../../rtl/verilog/opengfx430/ogfx_if_lt24.v"
|
88 |
|
|
`include "../../../rtl/verilog/opengfx430/ogfx_backend.v"
|
89 |
|
|
`include "../../../rtl/verilog/opengfx430/ogfx_backend_frame_fifo.v"
|
90 |
|
|
`include "../../../rtl/verilog/opengfx430/ogfx_backend_lut_fifo.v"
|
91 |
|
|
`include "../../../rtl/verilog/opengfx430/ogfx_gpu.v"
|
92 |
|
|
`include "../../../rtl/verilog/opengfx430/ogfx_gpu_reg.v"
|
93 |
|
|
`include "../../../rtl/verilog/opengfx430/ogfx_gpu_dma.v"
|
94 |
|
|
`include "../../../rtl/verilog/opengfx430/ogfx_gpu_dma_addr.v"
|
95 |
|
|
`include "../../../rtl/verilog/opengfx430/ogfx_ram_arbiter.v"
|