OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [fpga/] [xilinx_avnet_lx9microbard/] [sim/] [rtl_sim/] [src/] [submit.prj] - Blame information for rev 157

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 157 olivier.gi
 
2
verilog work ../../../bench/verilog/tb_openMSP430_fpga.v
3
verilog work ../../../bench/verilog/msp_debug.v
4
verilog work ../../../bench/verilog/glbl.v
5
verilog work ../../../bench/verilog/ram_16x512.v
6
verilog work ../../../bench/verilog/ram_16x2k.v
7
verilog work ../../../bench/verilog/ram.v
8
 
9
verilog work /opt/Xilinx/14.2/ISE_DS/ISE/verilog/src/unisims/DCM_SP.v
10
verilog work /opt/Xilinx/14.2/ISE_DS/ISE/verilog/src/unisims/IBUF.v
11
verilog work /opt/Xilinx/14.2/ISE_DS/ISE/verilog/src/unisims/IBUFG.v
12
verilog work /opt/Xilinx/14.2/ISE_DS/ISE/verilog/src/unisims/BUFG.v
13
verilog work /opt/Xilinx/14.2/ISE_DS/ISE/verilog/src/unisims/OBUF.v
14
verilog work /opt/Xilinx/14.2/ISE_DS/ISE/verilog/src/unisims/IOBUF.v
15
 
16
verilog work ../../../rtl/verilog/openMSP430_fpga.v
17
verilog work ../../../rtl/verilog/omsp_system_0.v
18
verilog work ../../../rtl/verilog/io_mux.v
19
verilog work ../../../rtl/verilog/omsp_uart.v
20
 
21
verilog work ../../../rtl/verilog/openmsp430/openMSP430.v
22
verilog work ../../../rtl/verilog/openmsp430/omsp_frontend.v
23
verilog work ../../../rtl/verilog/openmsp430/omsp_execution_unit.v
24
verilog work ../../../rtl/verilog/openmsp430/omsp_register_file.v
25
verilog work ../../../rtl/verilog/openmsp430/omsp_alu.v
26
verilog work ../../../rtl/verilog/openmsp430/omsp_sfr.v
27
verilog work ../../../rtl/verilog/openmsp430/omsp_mem_backbone.v
28
verilog work ../../../rtl/verilog/openmsp430/omsp_clock_module.v
29
verilog work ../../../rtl/verilog/openmsp430/omsp_dbg.v
30
verilog work ../../../rtl/verilog/openmsp430/omsp_dbg_hwbrk.v
31
verilog work ../../../rtl/verilog/openmsp430/omsp_dbg_uart.v
32
verilog work ../../../rtl/verilog/openmsp430/omsp_watchdog.v
33
verilog work ../../../rtl/verilog/openmsp430/omsp_multiplier.v
34
verilog work ../../../rtl/verilog/openmsp430/omsp_sync_reset.v
35
verilog work ../../../rtl/verilog/openmsp430/omsp_sync_cell.v
36
verilog work ../../../rtl/verilog/openmsp430/omsp_scan_mux.v
37
verilog work ../../../rtl/verilog/openmsp430/omsp_and_gate.v
38
verilog work ../../../rtl/verilog/openmsp430/omsp_wakeup_cell.v
39
verilog work ../../../rtl/verilog/openmsp430/omsp_clock_gate.v
40
verilog work ../../../rtl/verilog/openmsp430/omsp_clock_mux.v
41
verilog work ../../../rtl/verilog/openmsp430/periph/omsp_gpio.v
42
verilog work ../../../rtl/verilog/openmsp430/periph/omsp_timerA.v
43
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.