OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [fpga/] [xilinx_diligent_s3board/] [rtl/] [verilog/] [openmsp430/] [omsp_register_file.v] - Blame information for rev 132

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 olivier.gi
//----------------------------------------------------------------------------
2 132 olivier.gi
// Copyright (C) 2009 , Olivier Girard
3 2 olivier.gi
//
4 132 olivier.gi
// Redistribution and use in source and binary forms, with or without
5
// modification, are permitted provided that the following conditions
6
// are met:
7
//     * Redistributions of source code must retain the above copyright
8
//       notice, this list of conditions and the following disclaimer.
9
//     * Redistributions in binary form must reproduce the above copyright
10
//       notice, this list of conditions and the following disclaimer in the
11
//       documentation and/or other materials provided with the distribution.
12
//     * Neither the name of the authors nor the names of its contributors
13
//       may be used to endorse or promote products derived from this software
14
//       without specific prior written permission.
15 2 olivier.gi
//
16 132 olivier.gi
// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
17
// AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18
// IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19
// ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
20
// LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY,
21
// OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22
// SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23
// INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24
// CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25
// ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
26
// THE POSSIBILITY OF SUCH DAMAGE
27 2 olivier.gi
//
28
//----------------------------------------------------------------------------
29
//
30 34 olivier.gi
// *File Name: omsp_register_file.v
31 2 olivier.gi
// 
32
// *Module Description:
33
//                       openMSP430 Register files
34
//
35
// *Author(s):
36
//              - Olivier Girard,    olgirard@gmail.com
37
//
38
//----------------------------------------------------------------------------
39 17 olivier.gi
// $Rev: 132 $
40
// $LastChangedBy: olivier.girard $
41
// $LastChangedDate: 2012-03-09 21:47:13 +0100 (Fri, 09 Mar 2012) $
42
//----------------------------------------------------------------------------
43 104 olivier.gi
`ifdef OMSP_NO_INCLUDE
44
`else
45 23 olivier.gi
`include "openMSP430_defines.v"
46 104 olivier.gi
`endif
47 2 olivier.gi
 
48 34 olivier.gi
module  omsp_register_file (
49 2 olivier.gi
 
50
// OUTPUTs
51
    cpuoff,                       // Turns off the CPU
52
    gie,                          // General interrupt enable
53
    oscoff,                       // Turns off LFXT1 clock input
54
    pc_sw,                        // Program counter software value
55
    pc_sw_wr,                     // Program counter software write
56
    reg_dest,                     // Selected register destination content
57
    reg_src,                      // Selected register source content
58
    scg1,                         // System clock generator 1. Turns off the SMCLK
59
    status,                       // R2 Status {V,N,Z,C}
60
 
61
// INPUTs
62
    alu_stat,                     // ALU Status {V,N,Z,C}
63
    alu_stat_wr,                  // ALU Status write {V,N,Z,C}
64
    inst_bw,                      // Decoded Inst: byte width
65
    inst_dest,                    // Register destination selection
66
    inst_src,                     // Register source selection
67
    mclk,                         // Main system clock
68
    pc,                           // Program counter
69 111 olivier.gi
    puc_rst,                      // Main system reset
70 2 olivier.gi
    reg_dest_val,                 // Selected register destination value
71
    reg_dest_wr,                  // Write selected register destination
72
    reg_pc_call,                  // Trigger PC update for a CALL instruction
73
    reg_sp_val,                   // Stack Pointer next value
74
    reg_sp_wr,                    // Stack Pointer write
75
    reg_sr_wr,                    // Status register update for RETI instruction
76
    reg_sr_clr,                   // Status register clear for interrupts
77
    reg_incr                      // Increment source register
78
);
79
 
80
// OUTPUTs
81
//=========
82
output              cpuoff;       // Turns off the CPU
83
output              gie;          // General interrupt enable
84
output              oscoff;       // Turns off LFXT1 clock input
85
output       [15:0] pc_sw;        // Program counter software value
86
output              pc_sw_wr;     // Program counter software write
87
output       [15:0] reg_dest;     // Selected register destination content
88
output       [15:0] reg_src;      // Selected register source content
89
output              scg1;         // System clock generator 1. Turns off the SMCLK
90
output        [3:0] status;       // R2 Status {V,N,Z,C}
91
 
92
// INPUTs
93
//=========
94
input         [3:0] alu_stat;     // ALU Status {V,N,Z,C}
95
input         [3:0] alu_stat_wr;  // ALU Status write {V,N,Z,C}
96
input               inst_bw;      // Decoded Inst: byte width
97
input        [15:0] inst_dest;    // Register destination selection
98
input        [15:0] inst_src;     // Register source selection
99
input               mclk;         // Main system clock
100
input        [15:0] pc;           // Program counter
101 111 olivier.gi
input               puc_rst;      // Main system reset
102 2 olivier.gi
input        [15:0] reg_dest_val; // Selected register destination value
103
input               reg_dest_wr;  // Write selected register destination
104
input               reg_pc_call;  // Trigger PC update for a CALL instruction
105
input        [15:0] reg_sp_val;   // Stack Pointer next value
106
input               reg_sp_wr;    // Stack Pointer write
107
input               reg_sr_wr;    // Status register update for RETI instruction
108
input               reg_sr_clr;   // Status register clear for interrupts
109
input               reg_incr;     // Increment source register
110
 
111
 
112
//=============================================================================
113
// 1)  AUTOINCREMENT UNIT
114
//=============================================================================
115
 
116 132 olivier.gi
wire [15:0] inst_src_in;
117
wire [15:0] incr_op         = (inst_bw & ~inst_src_in[1]) ? 16'h0001 : 16'h0002;
118 2 olivier.gi
wire [15:0] reg_incr_val    = reg_src+incr_op;
119
 
120
wire [15:0] reg_dest_val_in = inst_bw ? {8'h00,reg_dest_val[7:0]} : reg_dest_val;
121
 
122
 
123
//=============================================================================
124
// 2)  SPECIAL REGISTERS (R1/R2/R3)
125
//=============================================================================
126
 
127
// Source input selection mask (for interrupt support)
128
//-----------------------------------------------------
129
 
130 132 olivier.gi
assign inst_src_in = reg_sr_clr ? 16'h0004 : inst_src;
131 2 olivier.gi
 
132
 
133
// R0: Program counter
134
//---------------------
135
 
136
wire [15:0] r0       = pc;
137
 
138
wire [15:0] pc_sw    = reg_dest_val_in;
139
wire        pc_sw_wr = (inst_dest[0] & reg_dest_wr) | reg_pc_call;
140
 
141
 
142
// R1: Stack pointer
143
//-------------------
144
reg [15:0] r1;
145
wire       r1_wr  = inst_dest[1] & reg_dest_wr;
146
wire       r1_inc = inst_src_in[1]  & reg_incr;
147
 
148 111 olivier.gi
always @(posedge mclk or posedge puc_rst)
149
  if (puc_rst)        r1 <= 16'h0000;
150 2 olivier.gi
  else if (r1_wr)     r1 <= reg_dest_val_in & 16'hfffe;
151
  else if (reg_sp_wr) r1 <= reg_sp_val      & 16'hfffe;
152
  else if (r1_inc)    r1 <= reg_incr_val    & 16'hfffe;
153
 
154
 
155
// R2: Status register
156
//---------------------
157
reg  [15:0] r2;
158
wire        r2_wr  = (inst_dest[2] & reg_dest_wr) | reg_sr_wr;
159
 
160
wire        r2_c   = alu_stat_wr[0] ? alu_stat[0]       :
161
                     r2_wr          ? reg_dest_val_in[0]   : r2[0]; // C
162
 
163
wire        r2_z   = alu_stat_wr[1] ? alu_stat[1]       :
164
                     r2_wr          ? reg_dest_val_in[1]   : r2[1]; // Z
165
 
166
wire        r2_n   = alu_stat_wr[2] ? alu_stat[2]       :
167
                     r2_wr          ? reg_dest_val_in[2]   : r2[2]; // N
168
 
169
wire  [7:3] r2_nxt = r2_wr          ? reg_dest_val_in[7:3] : r2[7:3];
170
 
171
wire        r2_v   = alu_stat_wr[3] ? alu_stat[3]       :
172
                     r2_wr          ? reg_dest_val_in[8]   : r2[8]; // V
173
 
174
 
175 111 olivier.gi
always @(posedge mclk or posedge puc_rst)
176
  if (puc_rst)         r2 <= 16'h0000;
177 2 olivier.gi
  else if (reg_sr_clr) r2 <= 16'h0000;
178
  else                 r2 <= {7'h00, r2_v, r2_nxt, r2_n, r2_z, r2_c};
179
 
180
assign status = {r2[8], r2[2:0]};
181
assign gie    =  r2[3];
182
assign cpuoff =  r2[4] | (r2_nxt[4] & r2_wr);
183
assign oscoff =  r2[5];
184
assign scg1   =  r2[7];
185
 
186
 
187
// R3: Constant generator
188
//------------------------
189
reg [15:0] r3;
190
wire       r3_wr  = inst_dest[3] & reg_dest_wr;
191
wire       r3_inc = inst_src_in[3]  & reg_incr;
192
 
193 111 olivier.gi
always @(posedge mclk or posedge puc_rst)
194
  if (puc_rst)     r3 <= 16'h0000;
195 2 olivier.gi
  else if (r3_wr)  r3 <= reg_dest_val_in;
196
  else if (r3_inc) r3 <= reg_incr_val;
197
 
198
 
199
//=============================================================================
200
// 4)  GENERAL PURPOSE REGISTERS (R4...R15)
201
//=============================================================================
202
 
203
// R4
204
reg [15:0] r4;
205
wire       r4_wr  = inst_dest[4] & reg_dest_wr;
206
wire       r4_inc = inst_src_in[4]  & reg_incr;
207 111 olivier.gi
always @(posedge mclk or posedge puc_rst)
208
  if (puc_rst)      r4  <= 16'h0000;
209 2 olivier.gi
  else if (r4_wr)   r4  <= reg_dest_val_in;
210
  else if (r4_inc)  r4  <= reg_incr_val;
211
 
212
// R5
213
reg [15:0] r5;
214
wire       r5_wr  = inst_dest[5] & reg_dest_wr;
215
wire       r5_inc = inst_src_in[5]  & reg_incr;
216 111 olivier.gi
always @(posedge mclk or posedge puc_rst)
217
  if (puc_rst)      r5  <= 16'h0000;
218 2 olivier.gi
  else if (r5_wr)   r5  <= reg_dest_val_in;
219
  else if (r5_inc)  r5  <= reg_incr_val;
220
 
221
// R6
222
reg [15:0] r6;
223
wire       r6_wr  = inst_dest[6] & reg_dest_wr;
224
wire       r6_inc = inst_src_in[6]  & reg_incr;
225 111 olivier.gi
always @(posedge mclk or posedge puc_rst)
226
  if (puc_rst)      r6  <= 16'h0000;
227 2 olivier.gi
  else if (r6_wr)   r6  <= reg_dest_val_in;
228
  else if (r6_inc)  r6  <= reg_incr_val;
229
 
230
// R7
231
reg [15:0] r7;
232
wire       r7_wr  = inst_dest[7] & reg_dest_wr;
233
wire       r7_inc = inst_src_in[7]  & reg_incr;
234 111 olivier.gi
always @(posedge mclk or posedge puc_rst)
235
  if (puc_rst)      r7  <= 16'h0000;
236 2 olivier.gi
  else if (r7_wr)   r7  <= reg_dest_val_in;
237
  else if (r7_inc)  r7  <= reg_incr_val;
238
 
239
// R8
240
reg [15:0] r8;
241
wire       r8_wr  = inst_dest[8] & reg_dest_wr;
242
wire       r8_inc = inst_src_in[8]  & reg_incr;
243 111 olivier.gi
always @(posedge mclk or posedge puc_rst)
244
  if (puc_rst)      r8  <= 16'h0000;
245 2 olivier.gi
  else if (r8_wr)   r8  <= reg_dest_val_in;
246
  else if (r8_inc)  r8  <= reg_incr_val;
247
 
248
// R9
249
reg [15:0] r9;
250
wire       r9_wr  = inst_dest[9] & reg_dest_wr;
251
wire       r9_inc = inst_src_in[9]  & reg_incr;
252 111 olivier.gi
always @(posedge mclk or posedge puc_rst)
253
  if (puc_rst)      r9  <= 16'h0000;
254 2 olivier.gi
  else if (r9_wr)   r9  <= reg_dest_val_in;
255
  else if (r9_inc)  r9  <= reg_incr_val;
256
 
257
// R10
258
reg [15:0] r10;
259
wire       r10_wr  = inst_dest[10] & reg_dest_wr;
260
wire       r10_inc = inst_src_in[10]  & reg_incr;
261 111 olivier.gi
always @(posedge mclk or posedge puc_rst)
262
  if (puc_rst)      r10 <= 16'h0000;
263 2 olivier.gi
  else if (r10_wr)  r10 <= reg_dest_val_in;
264
  else if (r10_inc) r10 <= reg_incr_val;
265
 
266
// R11
267
reg [15:0] r11;
268
wire       r11_wr  = inst_dest[11] & reg_dest_wr;
269
wire       r11_inc = inst_src_in[11]  & reg_incr;
270 111 olivier.gi
always @(posedge mclk or posedge puc_rst)
271
  if (puc_rst)      r11 <= 16'h0000;
272 2 olivier.gi
  else if (r11_wr)  r11 <= reg_dest_val_in;
273
  else if (r11_inc) r11 <= reg_incr_val;
274
 
275
// R12
276
reg [15:0] r12;
277
wire       r12_wr  = inst_dest[12] & reg_dest_wr;
278
wire       r12_inc = inst_src_in[12]  & reg_incr;
279 111 olivier.gi
always @(posedge mclk or posedge puc_rst)
280
  if (puc_rst)      r12 <= 16'h0000;
281 2 olivier.gi
  else if (r12_wr)  r12 <= reg_dest_val_in;
282
  else if (r12_inc) r12 <= reg_incr_val;
283
 
284
// R13
285
reg [15:0] r13;
286
wire       r13_wr  = inst_dest[13] & reg_dest_wr;
287
wire       r13_inc = inst_src_in[13]  & reg_incr;
288 111 olivier.gi
always @(posedge mclk or posedge puc_rst)
289
  if (puc_rst)      r13 <= 16'h0000;
290 2 olivier.gi
  else if (r13_wr)  r13 <= reg_dest_val_in;
291
  else if (r13_inc) r13 <= reg_incr_val;
292
 
293
// R14
294
reg [15:0] r14;
295
wire       r14_wr  = inst_dest[14] & reg_dest_wr;
296
wire       r14_inc = inst_src_in[14]  & reg_incr;
297 111 olivier.gi
always @(posedge mclk or posedge puc_rst)
298
  if (puc_rst)      r14 <= 16'h0000;
299 2 olivier.gi
  else if (r14_wr)  r14 <= reg_dest_val_in;
300
  else if (r14_inc) r14 <= reg_incr_val;
301
 
302
// R15
303
reg [15:0] r15;
304
wire       r15_wr  = inst_dest[15] & reg_dest_wr;
305
wire       r15_inc = inst_src_in[15]  & reg_incr;
306 111 olivier.gi
always @(posedge mclk or posedge puc_rst)
307
  if (puc_rst)      r15 <= 16'h0000;
308 2 olivier.gi
  else if (r15_wr)  r15 <= reg_dest_val_in;
309
  else if (r15_inc) r15 <= reg_incr_val;
310
 
311
 
312
//=============================================================================
313
// 5)  READ MUX
314
//=============================================================================
315
 
316
assign reg_src  = (r0      & {16{inst_src_in[0]}})   |
317
                  (r1      & {16{inst_src_in[1]}})   |
318
                  (r2      & {16{inst_src_in[2]}})   |
319
                  (r3      & {16{inst_src_in[3]}})   |
320
                  (r4      & {16{inst_src_in[4]}})   |
321
                  (r5      & {16{inst_src_in[5]}})   |
322
                  (r6      & {16{inst_src_in[6]}})   |
323
                  (r7      & {16{inst_src_in[7]}})   |
324
                  (r8      & {16{inst_src_in[8]}})   |
325
                  (r9      & {16{inst_src_in[9]}})   |
326
                  (r10     & {16{inst_src_in[10]}})  |
327
                  (r11     & {16{inst_src_in[11]}})  |
328
                  (r12     & {16{inst_src_in[12]}})  |
329
                  (r13     & {16{inst_src_in[13]}})  |
330
                  (r14     & {16{inst_src_in[14]}})  |
331
                  (r15     & {16{inst_src_in[15]}});
332
 
333
assign reg_dest = (r0      & {16{inst_dest[0]}})  |
334
                  (r1      & {16{inst_dest[1]}})  |
335
                  (r2      & {16{inst_dest[2]}})  |
336
                  (r3      & {16{inst_dest[3]}})  |
337
                  (r4      & {16{inst_dest[4]}})  |
338
                  (r5      & {16{inst_dest[5]}})  |
339
                  (r6      & {16{inst_dest[6]}})  |
340
                  (r7      & {16{inst_dest[7]}})  |
341
                  (r8      & {16{inst_dest[8]}})  |
342
                  (r9      & {16{inst_dest[9]}})  |
343
                  (r10     & {16{inst_dest[10]}}) |
344
                  (r11     & {16{inst_dest[11]}}) |
345
                  (r12     & {16{inst_dest[12]}}) |
346
                  (r13     & {16{inst_dest[13]}}) |
347
                  (r14     & {16{inst_dest[14]}}) |
348
                  (r15     & {16{inst_dest[15]}});
349
 
350
 
351 34 olivier.gi
endmodule // omsp_register_file
352 2 olivier.gi
 
353 104 olivier.gi
`ifdef OMSP_NO_INCLUDE
354
`else
355 33 olivier.gi
`include "openMSP430_undefines.v"
356 104 olivier.gi
`endif

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.