| 1 |
2 |
olivier.gi |
//=============================================================================
|
| 2 |
16 |
olivier.gi |
// Copyright (C) 2001 Authors
|
| 3 |
|
|
//
|
| 4 |
|
|
// This source file may be used and distributed without restriction provided
|
| 5 |
|
|
// that this copyright statement is not removed from the file and that any
|
| 6 |
|
|
// derivative work contains the original copyright notice and the associated
|
| 7 |
|
|
// disclaimer.
|
| 8 |
|
|
//
|
| 9 |
|
|
// This source file is free software; you can redistribute it and/or modify
|
| 10 |
|
|
// it under the terms of the GNU Lesser General Public License as published
|
| 11 |
|
|
// by the Free Software Foundation; either version 2.1 of the License, or
|
| 12 |
|
|
// (at your option) any later version.
|
| 13 |
|
|
//
|
| 14 |
|
|
// This source is distributed in the hope that it will be useful, but WITHOUT
|
| 15 |
|
|
// ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
| 16 |
|
|
// FITNESS FOR A PARTICULAR PURPOSE. See the GNU Lesser General Public
|
| 17 |
|
|
// License for more details.
|
| 18 |
|
|
//
|
| 19 |
|
|
// You should have received a copy of the GNU Lesser General Public License
|
| 20 |
|
|
// along with this source; if not, write to the Free Software Foundation,
|
| 21 |
|
|
// Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
|
| 22 |
|
|
//
|
| 23 |
|
|
//-----------------------------------------------------------------------------
|
| 24 |
|
|
//
|
| 25 |
|
|
// File Name: submit.f
|
| 26 |
|
|
//
|
| 27 |
|
|
// Author(s):
|
| 28 |
|
|
// - Olivier Girard, olgirard@gmail.com
|
| 29 |
|
|
//
|
| 30 |
|
|
//-----------------------------------------------------------------------------
|
| 31 |
|
|
// $Rev: 85 $
|
| 32 |
|
|
// $LastChangedBy: olivier.girard $
|
| 33 |
|
|
// $LastChangedDate: 2011-01-28 22:05:37 +0100 (Fri, 28 Jan 2011) $
|
| 34 |
|
|
//=============================================================================
|
| 35 |
|
|
|
| 36 |
|
|
//=============================================================================
|
| 37 |
2 |
olivier.gi |
// Xilinx library
|
| 38 |
|
|
//=============================================================================
|
| 39 |
|
|
+libext+.v
|
| 40 |
|
|
|
| 41 |
85 |
olivier.gi |
-y /opt/Xilinx/12.2/ISE_DS/ISE/verilog/src/unisims/
|
| 42 |
|
|
-y /opt/Xilinx/12.2/ISE_DS/ISE/verilog/src/simprims/
|
| 43 |
|
|
-y /opt/Xilinx/12.2/ISE_DS/ISE/verilog/src/XilinxCoreLib/
|
| 44 |
2 |
olivier.gi |
|
| 45 |
|
|
|
| 46 |
|
|
//=============================================================================
|
| 47 |
|
|
// FPGA Specific modules
|
| 48 |
|
|
//=============================================================================
|
| 49 |
|
|
|
| 50 |
|
|
+incdir+../../../rtl/verilog/
|
| 51 |
|
|
../../../rtl/verilog/openMSP430_fpga.v
|
| 52 |
|
|
../../../rtl/verilog/io_mux.v
|
| 53 |
|
|
../../../rtl/verilog/driver_7segment.v
|
| 54 |
|
|
../../../rtl/verilog/coregen/ram_8x512_hi.v
|
| 55 |
|
|
../../../rtl/verilog/coregen/ram_8x512_lo.v
|
| 56 |
|
|
../../../rtl/verilog/coregen/rom_8x2k_hi.v
|
| 57 |
|
|
../../../rtl/verilog/coregen/rom_8x2k_lo.v
|
| 58 |
|
|
|
| 59 |
|
|
|
| 60 |
|
|
//=============================================================================
|
| 61 |
|
|
// openMSP430
|
| 62 |
|
|
//=============================================================================
|
| 63 |
|
|
|
| 64 |
26 |
olivier.gi |
+incdir+../../../rtl/verilog/openmsp430/
|
| 65 |
|
|
../../../rtl/verilog/openmsp430/openMSP430.v
|
| 66 |
37 |
olivier.gi |
../../../rtl/verilog/openmsp430/omsp_frontend.v
|
| 67 |
|
|
../../../rtl/verilog/openmsp430/omsp_execution_unit.v
|
| 68 |
|
|
../../../rtl/verilog/openmsp430/omsp_register_file.v
|
| 69 |
|
|
../../../rtl/verilog/openmsp430/omsp_alu.v
|
| 70 |
|
|
../../../rtl/verilog/openmsp430/omsp_mem_backbone.v
|
| 71 |
|
|
../../../rtl/verilog/openmsp430/omsp_clock_module.v
|
| 72 |
|
|
../../../rtl/verilog/openmsp430/omsp_sfr.v
|
| 73 |
|
|
../../../rtl/verilog/openmsp430/omsp_dbg.v
|
| 74 |
|
|
../../../rtl/verilog/openmsp430/omsp_dbg_hwbrk.v
|
| 75 |
|
|
../../../rtl/verilog/openmsp430/omsp_dbg_uart.v
|
| 76 |
|
|
../../../rtl/verilog/openmsp430/omsp_watchdog.v
|
| 77 |
71 |
olivier.gi |
../../../rtl/verilog/openmsp430/omsp_multiplier.v
|
| 78 |
37 |
olivier.gi |
../../../rtl/verilog/openmsp430/periph/omsp_gpio.v
|
| 79 |
|
|
../../../rtl/verilog/openmsp430/periph/omsp_timerA.v
|
| 80 |
2 |
olivier.gi |
|
| 81 |
|
|
|
| 82 |
|
|
//=============================================================================
|
| 83 |
|
|
// Testbench related
|
| 84 |
|
|
//=============================================================================
|
| 85 |
|
|
|
| 86 |
|
|
+incdir+../../../bench/verilog/
|
| 87 |
|
|
../../../bench/verilog/tb_openMSP430_fpga.v
|
| 88 |
|
|
../../../bench/verilog/msp_debug.v
|
| 89 |
|
|
../../../bench/verilog/glbl.v
|
| 90 |
|
|
|