OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [fpga/] [xilinx_diligent_s3board/] [software/] [ta_uart/] [omsp_system.h] - Blame information for rev 212

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 212 olivier.gi
/*===========================================================================*/
2
/* Copyright (C) 2001 Authors                                                */
3
/*                                                                           */
4
/* This source file may be used and distributed without restriction provided */
5
/* that this copyright statement is not removed from the file and that any   */
6
/* derivative work contains the original copyright notice and the associated */
7
/* disclaimer.                                                               */
8
/*                                                                           */
9
/* This source file is free software; you can redistribute it and/or modify  */
10
/* it under the terms of the GNU Lesser General Public License as published  */
11
/* by the Free Software Foundation; either version 2.1 of the License, or    */
12
/* (at your option) any later version.                                       */
13
/*                                                                           */
14
/* This source is distributed in the hope that it will be useful, but WITHOUT*/
15
/* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or     */
16
/* FITNESS FOR A PARTICULAR PURPOSE. See the GNU Lesser General Public       */
17
/* License for more details.                                                 */
18
/*                                                                           */
19
/* You should have received a copy of the GNU Lesser General Public License  */
20
/* along with this source; if not, write to the Free Software Foundation,    */
21
/* Inc., 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301  USA        */
22
/*                                                                           */
23
/*===========================================================================*/
24
/*                          OMSP_SYSTEM HEADER FILE                          */
25
/*---------------------------------------------------------------------------*/
26
/*                                                                           */
27
/* Author(s):                                                                */
28
/*             - Olivier Girard,    olgirard@gmail.com                       */
29
/*                                                                           */
30
/*---------------------------------------------------------------------------*/
31
/* $Rev: 19 $                                                                */
32
/* $LastChangedBy: olivier.girard $                                          */
33
/* $LastChangedDate: 2009-08-04 23:47:15 +0200 (Tue, 04 Aug 2009) $          */
34
/*===========================================================================*/
35
 
36
#include <in430.h>
37
 
38
//=============================================================================
39
// STATUS REGISTER BITS
40
//=============================================================================
41
 
42
// Flags
43
#define C             (0x0001)
44
#define Z             (0x0002)
45
#define N             (0x0004)
46
#define V             (0x0100)
47
#define GIE           (0x0008)
48
#define CPUOFF        (0x0010)
49
#define OSCOFF        (0x0020)
50
#define SCG0          (0x0040)
51
#define SCG1          (0x0080)
52
 
53
// Low Power Modes coded with Bits 4-7 in SR
54
#define LPM0_bits     (CPUOFF)
55
#define LPM1_bits     (SCG0+CPUOFF)
56
#define LPM2_bits     (SCG1+CPUOFF)
57
#define LPM3_bits     (SCG1+SCG0+CPUOFF)
58
#define LPM4_bits     (SCG1+SCG0+OSCOFF+CPUOFF)
59
 
60
#define LPM0          _BIS_SR(LPM0_bits)       // Enter Low Power Mode 0
61
#define LPM0_EXIT     _BIC_SR_IRQ(LPM0_bits)   // Exit  Low Power Mode 0
62
#define LPM1          _BIS_SR(LPM1_bits)       // Enter Low Power Mode 1
63
#define LPM1_EXIT     _BIC_SR_IRQ(LPM1_bits)   // Exit  Low Power Mode 1
64
#define LPM2          _BIS_SR(LPM2_bits)       // Enter Low Power Mode 2
65
#define LPM2_EXIT     _BIC_SR_IRQ(LPM2_bits)   // Exit  Low Power Mode 2
66
#define LPM3          _BIS_SR(LPM3_bits)       // Enter Low Power Mode 3
67
#define LPM3_EXIT     _BIC_SR_IRQ(LPM3_bits)   // Exit  Low Power Mode 3
68
#define LPM4          _BIS_SR(LPM4_bits)       // Enter Low Power Mode 4
69
#define LPM4_EXIT     _BIC_SR_IRQ(LPM4_bits)   // Exit  Low Power Mode 4
70
 
71
 
72
//=============================================================================
73
// PERIPHERALS REGISTER DEFINITIONS
74
//=============================================================================
75
 
76
//----------------------------------------------------------
77
// SPECIAL FUNCTION REGISTERS
78
//----------------------------------------------------------
79
#define  IE1_set_wdtie()   __asm__ __volatile__ ("bis.b #0x01, &0x0000")
80
//#define  IE1         (*(volatile unsigned char *) 0x0000)
81
#define  IFG1        (*(volatile unsigned char *) 0x0002)
82
 
83
#define  CPU_ID_LO   (*(volatile unsigned char *) 0x0004)
84
#define  CPU_ID_HI   (*(volatile unsigned char *) 0x0006)
85
 
86
 
87
//----------------------------------------------------------
88
// GPIOs
89
//----------------------------------------------------------
90
#define  P1IN        (*(volatile unsigned char *) 0x0020)
91
#define  P1OUT       (*(volatile unsigned char *) 0x0021)
92
#define  P1DIR       (*(volatile unsigned char *) 0x0022)
93
#define  P1IFG       (*(volatile unsigned char *) 0x0023)
94
#define  P1IES       (*(volatile unsigned char *) 0x0024)
95
#define  P1IE        (*(volatile unsigned char *) 0x0025)
96
#define  P1SEL       (*(volatile unsigned char *) 0x0026)
97
 
98
#define  P2IN        (*(volatile unsigned char *) 0x0028)
99
#define  P2OUT       (*(volatile unsigned char *) 0x0029)
100
#define  P2DIR       (*(volatile unsigned char *) 0x002A)
101
#define  P2IFG       (*(volatile unsigned char *) 0x002B)
102
#define  P2IES       (*(volatile unsigned char *) 0x002C)
103
#define  P2IE        (*(volatile unsigned char *) 0x002D)
104
#define  P2SEL       (*(volatile unsigned char *) 0x002E)
105
 
106
#define  P3IN        (*(volatile unsigned char *) 0x0018)
107
#define  P3OUT       (*(volatile unsigned char *) 0x0019)
108
#define  P3DIR       (*(volatile unsigned char *) 0x001A)
109
#define  P3SEL       (*(volatile unsigned char *) 0x001B)
110
 
111
#define  P4IN        (*(volatile unsigned char *) 0x001C)
112
#define  P4OUT       (*(volatile unsigned char *) 0x001D)
113
#define  P4DIR       (*(volatile unsigned char *) 0x001E)
114
#define  P4SEL       (*(volatile unsigned char *) 0x001F)
115
 
116
#define  P5IN        (*(volatile unsigned char *) 0x0030)
117
#define  P5OUT       (*(volatile unsigned char *) 0x0031)
118
#define  P5DIR       (*(volatile unsigned char *) 0x0032)
119
#define  P5SEL       (*(volatile unsigned char *) 0x0033)
120
 
121
#define  P6IN        (*(volatile unsigned char *) 0x0034)
122
#define  P6OUT       (*(volatile unsigned char *) 0x0035)
123
#define  P6DIR       (*(volatile unsigned char *) 0x0036)
124
#define  P6SEL       (*(volatile unsigned char *) 0x0037)
125
 
126
 
127
//----------------------------------------------------------
128
// BASIC CLOCK MODULE
129
//----------------------------------------------------------
130
#define  DCOCTL      (*(volatile unsigned char *) 0x0056)
131
#define  BCSCTL1     (*(volatile unsigned char *) 0x0057)
132
#define  BCSCTL2     (*(volatile unsigned char *) 0x0058)
133
 
134
 
135
//----------------------------------------------------------
136
// WATCHDOG TIMER
137
//----------------------------------------------------------
138
 
139
// Addresses
140
#define  WDTCTL      (*(volatile unsigned int  *) 0x0120)
141
 
142
// Bit masks
143
#define  WDTIS0      (0x0001)
144
#define  WDTIS1      (0x0002)
145
#define  WDTSSEL     (0x0004)
146
#define  WDTCNTCL    (0x0008)
147
#define  WDTTMSEL    (0x0010)
148
#define  WDTNMI      (0x0020)
149
#define  WDTNMIES    (0x0040)
150
#define  WDTHOLD     (0x0080)
151
#define  WDTPW       (0x5A00)
152
 
153
 
154
//----------------------------------------------------------
155
// HARDWARE MULTIPLIER
156
//----------------------------------------------------------
157
#define  OP1_MPY     (*(volatile unsigned int  *) 0x0130)
158
#define  OP1_MPYS    (*(volatile unsigned int  *) 0x0132)
159
#define  OP1_MAC     (*(volatile unsigned int  *) 0x0134)
160
#define  OP1_MACS    (*(volatile unsigned int  *) 0x0136)
161
#define  OP2         (*(volatile unsigned int  *) 0x0138)
162
 
163
#define  RESLO       (*(volatile unsigned int  *) 0x013A)
164
#define  RESHI       (*(volatile unsigned int  *) 0x013C)
165
#define  SUMEXT      (*(volatile unsigned int  *) 0x013E)
166
 
167
 
168
//----------------------------------------------------------
169
// TIMER A
170
//----------------------------------------------------------
171
#define  TACTL       (*(volatile unsigned int  *) 0x0160)
172
#define  TAR         (*(volatile unsigned int  *) 0x0170)
173
#define  TACCTL0     (*(volatile unsigned int  *) 0x0162)
174
#define  TACCR0      (*(volatile unsigned int  *) 0x0172)
175
#define  TACCTL1     (*(volatile unsigned int  *) 0x0164)
176
#define  TACCR1      (*(volatile unsigned int  *) 0x0174)
177
#define  TACCTL2     (*(volatile unsigned int  *) 0x0166)
178
#define  TACCR2      (*(volatile unsigned int  *) 0x0176)
179
#define  TAIV        (*(volatile unsigned int  *) 0x012E)
180
 
181
// Alternate register names
182
#define CCTL0        TACCTL0
183
#define CCTL1        TACCTL1
184
#define CCTL2        TACCTL2
185
#define CCR0         TACCR0
186
#define CCR1         TACCR1
187
 
188
// Bit-masks
189
#define TASSEL1             (0x0200)  /* Timer A clock source select 1 */
190
#define TASSEL0             (0x0100)  /* Timer A clock source select 0 */
191
#define ID1                 (0x0080)  /* Timer A clock input divider 1 */
192
#define ID0                 (0x0040)  /* Timer A clock input divider 0 */
193
#define MC1                 (0x0020)  /* Timer A mode control 1 */
194
#define MC0                 (0x0010)  /* Timer A mode control 0 */
195
#define TACLR               (0x0004)  /* Timer A counter clear */
196
#define TAIE                (0x0002)  /* Timer A counter interrupt enable */
197
#define TAIFG               (0x0001)  /* Timer A counter interrupt flag */
198
 
199
#define MC_0                (0x0000)  /* Timer A mode control: 0 - Stop */
200
#define MC_1                (0x0010)  /* Timer A mode control: 1 - Up to CCR0 */
201
#define MC_2                (0x0020)  /* Timer A mode control: 2 - Continous up */
202
#define MC_3                (0x0030)  /* Timer A mode control: 3 - Up/Down */
203
#define ID_0                (0x0000)  /* Timer A input divider: 0 - /1 */
204
#define ID_1                (0x0040)  /* Timer A input divider: 1 - /2 */
205
#define ID_2                (0x0080)  /* Timer A input divider: 2 - /4 */
206
#define ID_3                (0x00C0)  /* Timer A input divider: 3 - /8 */
207
#define TASSEL_0            (0x0000)  /* Timer A clock source select: 0 - TACLK */
208
#define TASSEL_1            (0x0100)  /* Timer A clock source select: 1 - ACLK  */
209
#define TASSEL_2            (0x0200)  /* Timer A clock source select: 2 - SMCLK */
210
#define TASSEL_3            (0x0300)  /* Timer A clock source select: 3 - INCLK */
211
 
212
#define CM1                 (0x8000)  /* Capture mode 1 */
213
#define CM0                 (0x4000)  /* Capture mode 0 */
214
#define CCIS1               (0x2000)  /* Capture input select 1 */
215
#define CCIS0               (0x1000)  /* Capture input select 0 */
216
#define SCS                 (0x0800)  /* Capture sychronize */
217
#define SCCI                (0x0400)  /* Latched capture signal (read) */
218
#define CAP                 (0x0100)  /* Capture mode: 1 /Compare mode : 0 */
219
#define OUTMOD2             (0x0080)  /* Output mode 2 */
220
#define OUTMOD1             (0x0040)  /* Output mode 1 */
221
#define OUTMOD0             (0x0020)  /* Output mode 0 */
222
#define CCIE                (0x0010)  /* Capture/compare interrupt enable */
223
#define CCI                 (0x0008)  /* Capture input signal (read) */
224
#define OUT                 (0x0004)  /* PWM Output signal if output mode 0 */
225
#define COV                 (0x0002)  /* Capture/compare overflow flag */
226
#define CCIFG               (0x0001)  /* Capture/compare interrupt flag */
227
 
228
 
229
//=============================================================================
230
// INTERRUPT VECTORS
231
//=============================================================================
232
#define interrupt(x) void __attribute__((interrupt (x)))
233
#define wakeup  __attribute__((wakeup))
234
#define eint()  __eint()
235
#define dint()  __dint()
236
 
237
// Vector definition for RedHat/TI toolchain
238
#ifdef PFX_MSP430_ELF
239
   #define RESET_VECTOR        ("reset")   // Vector 15  (0xFFFE) - Reset              -  [Highest Priority]
240
   #define NMI_VECTOR          (15)        // Vector 14  (0xFFFC) - Non-maskable       -
241
   #define UNUSED_13_VECTOR    (14)        // Vector 13  (0xFFFA) -                    -
242
   #define UNUSED_12_VECTOR    (13)        // Vector 12  (0xFFF8) -                    -
243
   #define UNUSED_11_VECTOR    (12)        // Vector 11  (0xFFF6) -                    -
244
   #define WDT_VECTOR          (11)        // Vector 10  (0xFFF4) - Watchdog Timer     -
245
   #define TIMERA0_VECTOR      (10)        // Vector  9  (0xFFF2) - Timer A CC0        -
246
   #define TIMERA1_VECTOR      (9)         // Vector  8  (0xFFF0) - Timer A CC1-2, TA  -
247
   #define UNUSED_07_VECTOR    (8)         // Vector  7  (0xFFEE) -                    -
248
   #define UNUSED_06_VECTOR    (7)         // Vector  6  (0xFFEC) -                    -
249
   #define UNUSED_05_VECTOR    (6)         // Vector  5  (0xFFEA) -                    -
250
   #define UNUSED_04_VECTOR    (5)         // Vector  4  (0xFFE8) -                    -
251
   #define UNUSED_03_VECTOR    (4)         // Vector  3  (0xFFE6) -                    -
252
   #define PORT1_VECTOR        (3)         // Vector  2  (0xFFE4) - Port 1             -
253
   #define UNUSED_01_VECTOR    (2)         // Vector  1  (0xFFE2) -                    -
254
   #define UNUSED_00_VECTOR    (1)         // Vector  0  (0xFFE0) -                    -  [Lowest Priority]
255
 
256
// Vector definition for MSPGCC toolchain
257
#else
258
   #define RESET_VECTOR        (0x001E)    // Vector 15  (0xFFFE) - Reset              -  [Highest Priority]
259
   #define NMI_VECTOR          (0x001C)    // Vector 14  (0xFFFC) - Non-maskable       -
260
   #define UNUSED_13_VECTOR    (0x001A)    // Vector 13  (0xFFFA) -                    -
261
   #define UNUSED_12_VECTOR    (0x0018)    // Vector 12  (0xFFF8) -                    -
262
   #define UNUSED_11_VECTOR    (0x0016)    // Vector 11  (0xFFF6) -                    -
263
   #define WDT_VECTOR          (0x0014)    // Vector 10  (0xFFF4) - Watchdog Timer     -
264
   #define TIMERA0_VECTOR      (0x0012)    // Vector  9  (0xFFF2) - Timer A CC0        -
265
   #define TIMERA1_VECTOR      (0x0010)    // Vector  8  (0xFFF0) - Timer A CC1-2, TA  -
266
   #define UNUSED_07_VECTOR    (0x000E)    // Vector  7  (0xFFEE) -                    -
267
   #define UNUSED_06_VECTOR    (0x000C)    // Vector  6  (0xFFEC) -                    -
268
   #define UNUSED_05_VECTOR    (0x000A)    // Vector  5  (0xFFEA) -                    -
269
   #define UNUSED_04_VECTOR    (0x0008)    // Vector  4  (0xFFE8) -                    -
270
   #define UNUSED_03_VECTOR    (0x0006)    // Vector  3  (0xFFE6) -                    -
271
   #define PORT1_VECTOR        (0x0004)    // Vector  2  (0xFFE4) - Port 1             -
272
   #define UNUSED_01_VECTOR    (0x0002)    // Vector  1  (0xFFE2) -                    -
273
   #define UNUSED_00_VECTOR    (0x0000)    // Vector  0  (0xFFE0) -                    -  [Lowest Priority]
274
#endif

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.