OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [tags/] [gnu-src/] [gdb-7.2/] [gdb-7.2-or32-1.0rc1/] [sim/] [testsuite/] [sim/] [cr16/] [loadd.cgs] - Blame information for rev 341

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 330 jeremybenn
# cr16 testcase for loadd 0(regp),regp
2
# mach(): cr16
3
 
4
        .include "testutils.inc"
5
 
6
        start
7
 
8
        .global ldb
9
ldb:
10
        movd $data_loc, (r4,r3)
11
        movd $0,(r6,r5)
12
 
13
        loadd 0(r4,r3),(r6,r5)
14
 
15
        test_h_grp "(r6, r5)", 0x12345678 # little endian processor
16
 
17
        pass
18
 
19
data_loc:
20
        .long 0x12345678
21
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.