OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [gnu-dev/] [or1k-gcc/] [gcc/] [config/] [m68k/] [m68k.h] - Blame information for rev 827

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 709 jeremybenn
/* Definitions of target machine for GCC for Motorola 680x0/ColdFire.
2
   Copyright (C) 1987, 1988, 1993, 1994, 1995, 1996, 1997, 1998, 1999,
3
   2000, 2001, 2002, 2003, 2004, 2005, 2006, 2007, 2008, 2009, 2010, 2011
4
   Free Software Foundation, Inc.
5
 
6
This file is part of GCC.
7
 
8
GCC is free software; you can redistribute it and/or modify
9
it under the terms of the GNU General Public License as published by
10
the Free Software Foundation; either version 3, or (at your option)
11
any later version.
12
 
13
GCC is distributed in the hope that it will be useful,
14
but WITHOUT ANY WARRANTY; without even the implied warranty of
15
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16
GNU General Public License for more details.
17
 
18
You should have received a copy of the GNU General Public License
19
along with GCC; see the file COPYING3.  If not see
20
<http://www.gnu.org/licenses/>.  */
21
 
22
/* We need to have MOTOROLA always defined (either 0 or 1) because we use
23
   if-statements and ?: on it.  This way we have compile-time error checking
24
   for both the MOTOROLA and MIT code paths.  We do rely on the host compiler
25
   to optimize away all constant tests.  */
26
#if MOTOROLA  /* Use the Motorola assembly syntax.  */
27
#else
28
# define MOTOROLA 0  /* Use the MIT assembly syntax.  */
29
#endif
30
 
31
/* Handle --with-cpu default option from configure script.  */
32
#define OPTION_DEFAULT_SPECS                                            \
33
  { "cpu",   "%{!m68020-40:%{!m68020-60:\
34
%{!mcpu=*:%{!march=*:-%(VALUE)}}}}" },
35
 
36
/* Pass flags to gas indicating which type of processor we have.  This
37
   can be simplified when we can rely on the assembler supporting .cpu
38
   and .arch directives.  */
39
 
40
#define ASM_CPU_SPEC "\
41
%{m68851}%{mno-68851} %{m68881}%{mno-68881} %{msoft-float:-mno-float} \
42
%{m68020-40:-m68040}%{m68020-60:-m68040}\
43
%{mcpu=*:-mcpu=%*}%{march=*:-march=%*}\
44
"
45
#define ASM_PCREL_SPEC "%{fPIC|fpic|mpcrel:--pcrel} \
46
 %{msep-data|mid-shared-library:--pcrel} \
47
"
48
 
49
#define ASM_SPEC "%(asm_cpu_spec) %(asm_pcrel_spec)"
50
 
51
#define EXTRA_SPECS                                     \
52
  { "asm_cpu_spec", ASM_CPU_SPEC },                     \
53
  { "asm_pcrel_spec", ASM_PCREL_SPEC },                 \
54
  SUBTARGET_EXTRA_SPECS
55
 
56
#define SUBTARGET_EXTRA_SPECS
57
 
58
/* Note that some other tm.h files include this one and then override
59
   many of the definitions that relate to assembler syntax.  */
60
 
61
#define TARGET_CPU_CPP_BUILTINS()                                       \
62
  do                                                                    \
63
    {                                                                   \
64
      builtin_define ("__m68k__");                                      \
65
      builtin_define_std ("mc68000");                                   \
66
      /* The other mc680x0 macros have traditionally been derived       \
67
         from the tuning setting.  For example, -m68020-60 defines      \
68
         m68060, even though it generates pure 68020 code.  */          \
69
      switch (m68k_tune)                                                \
70
        {                                                               \
71
        case u68010:                                                    \
72
          builtin_define_std ("mc68010");                               \
73
          break;                                                        \
74
                                                                        \
75
        case u68020:                                                    \
76
          builtin_define_std ("mc68020");                               \
77
          break;                                                        \
78
                                                                        \
79
        case u68030:                                                    \
80
          builtin_define_std ("mc68030");                               \
81
          break;                                                        \
82
                                                                        \
83
        case u68040:                                                    \
84
          builtin_define_std ("mc68040");                               \
85
          break;                                                        \
86
                                                                        \
87
        case u68060:                                                    \
88
          builtin_define_std ("mc68060");                               \
89
          break;                                                        \
90
                                                                        \
91
        case u68020_60:                                                 \
92
          builtin_define_std ("mc68060");                               \
93
          /* Fall through.  */                                          \
94
        case u68020_40:                                                 \
95
          builtin_define_std ("mc68040");                               \
96
          builtin_define_std ("mc68030");                               \
97
          builtin_define_std ("mc68020");                               \
98
          break;                                                        \
99
                                                                        \
100
        case ucpu32:                                                    \
101
          builtin_define_std ("mc68332");                               \
102
          builtin_define_std ("mcpu32");                                \
103
          builtin_define_std ("mc68020");                               \
104
          break;                                                        \
105
                                                                        \
106
        case ucfv1:                                                     \
107
          builtin_define ("__mcfv1__");                                 \
108
          break;                                                        \
109
                                                                        \
110
        case ucfv2:                                                     \
111
          builtin_define ("__mcfv2__");                                 \
112
          break;                                                        \
113
                                                                        \
114
        case ucfv3:                                                     \
115
          builtin_define ("__mcfv3__");                                 \
116
          break;                                                        \
117
                                                                        \
118
        case ucfv4:                                                     \
119
          builtin_define ("__mcfv4__");                                 \
120
          break;                                                        \
121
                                                                        \
122
        case ucfv4e:                                                    \
123
          builtin_define ("__mcfv4e__");                                \
124
          break;                                                        \
125
                                                                        \
126
        case ucfv5:                                                     \
127
          builtin_define ("__mcfv5__");                                 \
128
          break;                                                        \
129
                                                                        \
130
        default:                                                        \
131
          break;                                                        \
132
        }                                                               \
133
                                                                        \
134
      if (TARGET_68881)                                                 \
135
        builtin_define ("__HAVE_68881__");                              \
136
                                                                        \
137
      if (TARGET_COLDFIRE)                                              \
138
        {                                                               \
139
          const char *tmp;                                              \
140
                                                                        \
141
          tmp = m68k_cpp_cpu_ident ("cf");                              \
142
          if (tmp)                                                      \
143
            builtin_define (tmp);                                       \
144
          tmp = m68k_cpp_cpu_family ("cf");                             \
145
          if (tmp)                                                      \
146
            builtin_define (tmp);                                       \
147
          builtin_define ("__mcoldfire__");                             \
148
                                                                        \
149
          if (TARGET_ISAC)                                              \
150
            builtin_define ("__mcfisac__");                             \
151
          else if (TARGET_ISAB)                                         \
152
            {                                                           \
153
              builtin_define ("__mcfisab__");                           \
154
              /* ISA_B: Legacy 5407 defines.  */                        \
155
              builtin_define ("__mcf5400__");                           \
156
              builtin_define ("__mcf5407__");                           \
157
            }                                                           \
158
          else if (TARGET_ISAAPLUS)                                     \
159
            {                                                           \
160
              builtin_define ("__mcfisaaplus__");                       \
161
              /* ISA_A+: legacy defines.  */                            \
162
              builtin_define ("__mcf528x__");                           \
163
              builtin_define ("__mcf5200__");                           \
164
            }                                                           \
165
          else                                                          \
166
            {                                                           \
167
              builtin_define ("__mcfisaa__");                           \
168
              /* ISA_A: legacy defines.  */                             \
169
              switch (m68k_tune)                                        \
170
                {                                                       \
171
                case ucfv2:                                             \
172
                  builtin_define ("__mcf5200__");                       \
173
                  break;                                                \
174
                                                                        \
175
                case ucfv3:                                             \
176
                  builtin_define ("__mcf5307__");                       \
177
                  builtin_define ("__mcf5300__");                       \
178
                  break;                                                \
179
                                                                        \
180
                default:                                                \
181
                  break;                                                \
182
                }                                                       \
183
            }                                                           \
184
        }                                                               \
185
                                                                        \
186
      if (TARGET_COLDFIRE_FPU)                                          \
187
        builtin_define ("__mcffpu__");                                  \
188
                                                                        \
189
      if (TARGET_CF_HWDIV)                                              \
190
        builtin_define ("__mcfhwdiv__");                                \
191
                                                                        \
192
      if (TARGET_FIDOA)                                                 \
193
        builtin_define ("__mfido__");                                   \
194
                                                                        \
195
      builtin_assert ("cpu=m68k");                                      \
196
      builtin_assert ("machine=m68k");                                  \
197
    }                                                                   \
198
  while (0)
199
 
200
/* Classify the groups of pseudo-ops used to assemble QI, HI and SI
201
   quantities.  */
202
#define INT_OP_STANDARD 0        /* .byte, .short, .long */
203
#define INT_OP_DOT_WORD 1       /* .byte, .word, .long */
204
#define INT_OP_NO_DOT   2       /* byte, short, long */
205
#define INT_OP_DC       3       /* dc.b, dc.w, dc.l */
206
 
207
/* Set the default.  */
208
#define INT_OP_GROUP INT_OP_DOT_WORD
209
 
210
/* Bit values used by m68k-devices.def to identify processor capabilities.  */
211
#define FL_BITFIELD  (1 << 0)    /* Support bitfield instructions.  */
212
#define FL_68881     (1 << 1)    /* (Default) support for 68881/2.  */
213
#define FL_COLDFIRE  (1 << 2)    /* ColdFire processor.  */
214
#define FL_CF_HWDIV  (1 << 3)    /* ColdFire hardware divide supported.  */
215
#define FL_CF_MAC    (1 << 4)    /* ColdFire MAC unit supported.  */
216
#define FL_CF_EMAC   (1 << 5)    /* ColdFire eMAC unit supported.  */
217
#define FL_CF_EMAC_B (1 << 6)    /* ColdFire eMAC-B unit supported.  */
218
#define FL_CF_USP    (1 << 7)    /* ColdFire User Stack Pointer supported.  */
219
#define FL_CF_FPU    (1 << 8)    /* ColdFire FPU supported.  */
220
#define FL_ISA_68000 (1 << 9)
221
#define FL_ISA_68010 (1 << 10)
222
#define FL_ISA_68020 (1 << 11)
223
#define FL_ISA_68040 (1 << 12)
224
#define FL_ISA_A     (1 << 13)
225
#define FL_ISA_APLUS (1 << 14)
226
#define FL_ISA_B     (1 << 15)
227
#define FL_ISA_C     (1 << 16)
228
#define FL_FIDOA     (1 << 17)
229
#define FL_CAS       (1 << 18)  /* Support cas insn.  */
230
#define FL_MMU       0   /* Used by multilib machinery.  */
231
#define FL_UCLINUX   0   /* Used by multilib machinery.  */
232
 
233
#define TARGET_68010            ((m68k_cpu_flags & FL_ISA_68010) != 0)
234
#define TARGET_68020            ((m68k_cpu_flags & FL_ISA_68020) != 0)
235
#define TARGET_68040            ((m68k_cpu_flags & FL_ISA_68040) != 0)
236
#define TARGET_COLDFIRE         ((m68k_cpu_flags & FL_COLDFIRE) != 0)
237
#define TARGET_COLDFIRE_FPU     (m68k_fpu == FPUTYPE_COLDFIRE)
238
#define TARGET_68881            (m68k_fpu == FPUTYPE_68881)
239
#define TARGET_FIDOA            ((m68k_cpu_flags & FL_FIDOA) != 0)
240
#define TARGET_CAS              ((m68k_cpu_flags & FL_CAS) != 0)
241
 
242
/* Size (in bytes) of FPU registers.  */
243
#define TARGET_FP_REG_SIZE      (TARGET_COLDFIRE ? 8 : 12)
244
 
245
#define TARGET_ISAAPLUS         ((m68k_cpu_flags & FL_ISA_APLUS) != 0)
246
#define TARGET_ISAB             ((m68k_cpu_flags & FL_ISA_B) != 0)
247
#define TARGET_ISAC             ((m68k_cpu_flags & FL_ISA_C) != 0)
248
 
249
/* Some instructions are common to more than one ISA.  */
250
#define ISA_HAS_MVS_MVZ (TARGET_ISAB || TARGET_ISAC)
251
#define ISA_HAS_FF1     (TARGET_ISAAPLUS || TARGET_ISAC)
252
 
253
#define TUNE_68000      (m68k_tune == u68000)
254
#define TUNE_68010      (m68k_tune == u68010)
255
#define TUNE_68000_10   (TUNE_68000 || TUNE_68010)
256
#define TUNE_68030      (m68k_tune == u68030 \
257
                         || m68k_tune == u68020_40 \
258
                         || m68k_tune == u68020_60)
259
#define TUNE_68040      (m68k_tune == u68040 \
260
                         || m68k_tune == u68020_40 \
261
                         || m68k_tune == u68020_60)
262
#define TUNE_68060      (m68k_tune == u68060 || m68k_tune == u68020_60)
263
#define TUNE_68040_60   (TUNE_68040 || TUNE_68060)
264
#define TUNE_CPU32      (m68k_tune == ucpu32)
265
#define TUNE_CFV1       (m68k_tune == ucfv1)
266
#define TUNE_CFV2       (m68k_tune == ucfv2)
267
#define TUNE_CFV3       (m68k_tune == ucfv3)
268
#define TUNE_CFV4       (m68k_tune == ucfv4 || m68k_tune == ucfv4e)
269
 
270
#define TUNE_MAC        ((m68k_tune_flags & FL_CF_MAC) != 0)
271
#define TUNE_EMAC       ((m68k_tune_flags & FL_CF_EMAC) != 0)
272
 
273
/* These are meant to be redefined in the host dependent files */
274
#define SUBTARGET_OVERRIDE_OPTIONS
275
 
276
/* target machine storage layout */
277
 
278
/* "long double" is the same as "double" on ColdFire and fido
279
   targets.  */
280
 
281
#define LONG_DOUBLE_TYPE_SIZE                   \
282
  ((TARGET_COLDFIRE || TARGET_FIDOA) ? 64 : 80)
283
 
284
/* We need to know the size of long double at compile-time in libgcc2.  */
285
 
286
#if defined(__mcoldfire__) || defined(__mfido__)
287
#define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 64
288
#else
289
#define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 80
290
#endif
291
 
292
/* Set the value of FLT_EVAL_METHOD in float.h.  When using 68040 fp
293
   instructions, we get proper intermediate rounding, otherwise we
294
   get extended precision results.  */
295
#define TARGET_FLT_EVAL_METHOD ((TARGET_68040 || ! TARGET_68881) ? 0 : 2)
296
 
297
#define BITS_BIG_ENDIAN 1
298
#define BYTES_BIG_ENDIAN 1
299
#define WORDS_BIG_ENDIAN 1
300
 
301
#define UNITS_PER_WORD 4
302
 
303
#define PARM_BOUNDARY (TARGET_SHORT ? 16 : 32)
304
#define STACK_BOUNDARY 16
305
#define FUNCTION_BOUNDARY 16
306
#define EMPTY_FIELD_BOUNDARY 16
307
/* ColdFire and fido strongly prefer a 32-bit aligned stack.  */
308
#define PREFERRED_STACK_BOUNDARY \
309
  ((TARGET_COLDFIRE || TARGET_FIDOA) ? 32 : 16)
310
 
311
/* No data type wants to be aligned rounder than this.
312
   Most published ABIs say that ints should be aligned on 16-bit
313
   boundaries, but CPUs with 32-bit busses get better performance
314
   aligned on 32-bit boundaries.  */
315
#define BIGGEST_ALIGNMENT (TARGET_ALIGN_INT ? 32 : 16)
316
 
317
#define STRICT_ALIGNMENT (TARGET_STRICT_ALIGNMENT)
318
#define M68K_HONOR_TARGET_STRICT_ALIGNMENT 1
319
 
320
#define DWARF_CIE_DATA_ALIGNMENT -2
321
 
322
#define INT_TYPE_SIZE (TARGET_SHORT ? 16 : 32)
323
 
324
/* Define these to avoid dependence on meaning of `int'.  */
325
#define WCHAR_TYPE "long int"
326
#define WCHAR_TYPE_SIZE 32
327
 
328
/* Maximum number of library IDs we permit with -mid-shared-library.  */
329
#define MAX_LIBRARY_ID 255
330
 
331
 
332
/* Standard register usage.  */
333
 
334
/* For the m68k, we give the data registers numbers 0-7,
335
   the address registers numbers 010-017 (8-15),
336
   and the 68881 floating point registers numbers 020-027 (16-23).
337
   We also have a fake `arg-pointer' register 030 (24) used for
338
   register elimination.  */
339
#define FIRST_PSEUDO_REGISTER 25
340
 
341
/* All m68k targets (except AmigaOS) use %a5 as the PIC register  */
342
#define PIC_OFFSET_TABLE_REGNUM                         \
343
  (!flag_pic ? INVALID_REGNUM                           \
344
   : reload_completed ? REGNO (pic_offset_table_rtx)    \
345
   : PIC_REG)
346
 
347
/* 1 for registers that have pervasive standard uses
348
   and are not available for the register allocator.
349
   On the m68k, only the stack pointer is such.
350
   Our fake arg-pointer is obviously fixed as well.  */
351
#define FIXED_REGISTERS        \
352
 {/* Data registers.  */       \
353
  0, 0, 0, 0, 0, 0, 0, 0,      \
354
                               \
355
  /* Address registers.  */    \
356
  0, 0, 0, 0, 0, 0, 0, 1,      \
357
                               \
358
  /* Floating point registers  \
359
     (if available).  */       \
360
  0, 0, 0, 0, 0, 0, 0, 0,      \
361
                               \
362
  /* Arg pointer.  */          \
363
  1 }
364
 
365
/* 1 for registers not available across function calls.
366
   These must include the FIXED_REGISTERS and also any
367
   registers that can be used without being saved.
368
   The latter must include the registers where values are returned
369
   and the register where structure-value addresses are passed.
370
   Aside from that, you can include as many other registers as you like.  */
371
#define CALL_USED_REGISTERS     \
372
 {/* Data registers.  */        \
373
  1, 1, 0, 0, 0, 0, 0, 0,       \
374
                                \
375
  /* Address registers.  */     \
376
  1, 1, 0, 0, 0, 0, 0, 1,       \
377
                                \
378
  /* Floating point registers   \
379
     (if available).  */        \
380
  1, 1, 0, 0, 0, 0, 0, 0,       \
381
                                \
382
  /* Arg pointer.  */           \
383
  1 }
384
 
385
#define REG_ALLOC_ORDER         \
386
{ /* d0/d1/a0/a1 */             \
387
  0, 1, 8, 9,                   \
388
  /* d2-d7 */                   \
389
  2, 3, 4, 5, 6, 7,             \
390
  /* a2-a7/arg */               \
391
  10, 11, 12, 13, 14, 15, 24,   \
392
  /* fp0-fp7 */                 \
393
  16, 17, 18, 19, 20, 21, 22, 23\
394
}
395
 
396
 
397
/* On the m68k, ordinary registers hold 32 bits worth;
398
   for the 68881 registers, a single register is always enough for
399
   anything that can be stored in them at all.  */
400
#define HARD_REGNO_NREGS(REGNO, MODE)   \
401
  ((REGNO) >= 16 ? GET_MODE_NUNITS (MODE)       \
402
   : ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD))
403
 
404
/* A C expression that is nonzero if hard register NEW_REG can be
405
   considered for use as a rename register for OLD_REG register.  */
406
 
407
#define HARD_REGNO_RENAME_OK(OLD_REG, NEW_REG) \
408
  m68k_hard_regno_rename_ok (OLD_REG, NEW_REG)
409
 
410
#define HARD_REGNO_MODE_OK(REGNO, MODE) \
411
  m68k_regno_mode_ok ((REGNO), (MODE))
412
 
413
#define SECONDARY_RELOAD_CLASS(CLASS, MODE, X) \
414
  m68k_secondary_reload_class (CLASS, MODE, X)
415
 
416
#define MODES_TIEABLE_P(MODE1, MODE2)                   \
417
  (! TARGET_HARD_FLOAT                                  \
418
   || ((GET_MODE_CLASS (MODE1) == MODE_FLOAT            \
419
        || GET_MODE_CLASS (MODE1) == MODE_COMPLEX_FLOAT)        \
420
       == (GET_MODE_CLASS (MODE2) == MODE_FLOAT         \
421
           || GET_MODE_CLASS (MODE2) == MODE_COMPLEX_FLOAT)))
422
 
423
/* Specify the registers used for certain standard purposes.
424
   The values of these macros are register numbers.  */
425
 
426
#define STACK_POINTER_REGNUM SP_REG
427
 
428
/* Most m68k targets use %a6 as a frame pointer.  The AmigaOS
429
   ABI uses %a6 for shared library calls, therefore the frame
430
   pointer is shifted to %a5 on this target.  */
431
#define FRAME_POINTER_REGNUM A6_REG
432
 
433
/* Base register for access to arguments of the function.
434
 * This isn't a hardware register. It will be eliminated to the
435
 * stack pointer or frame pointer.
436
 */
437
#define ARG_POINTER_REGNUM 24
438
 
439
#define STATIC_CHAIN_REGNUM A0_REG
440
#define M68K_STATIC_CHAIN_REG_NAME REGISTER_PREFIX "a0"
441
 
442
/* Register in which address to store a structure value
443
   is passed to a function.  */
444
#define M68K_STRUCT_VALUE_REGNUM A1_REG
445
 
446
 
447
 
448
/* The m68k has three kinds of registers, so eight classes would be
449
   a complete set.  One of them is not needed.  */
450
enum reg_class {
451
  NO_REGS, DATA_REGS,
452
  ADDR_REGS, FP_REGS,
453
  GENERAL_REGS, DATA_OR_FP_REGS,
454
  ADDR_OR_FP_REGS, ALL_REGS,
455
  LIM_REG_CLASSES };
456
 
457
#define N_REG_CLASSES (int) LIM_REG_CLASSES
458
 
459
#define REG_CLASS_NAMES \
460
 { "NO_REGS", "DATA_REGS",              \
461
   "ADDR_REGS", "FP_REGS",              \
462
   "GENERAL_REGS", "DATA_OR_FP_REGS",   \
463
   "ADDR_OR_FP_REGS", "ALL_REGS" }
464
 
465
#define REG_CLASS_CONTENTS \
466
{                                       \
467
  {0x00000000},  /* NO_REGS */          \
468
  {0x000000ff},  /* DATA_REGS */        \
469
  {0x0100ff00},  /* ADDR_REGS */        \
470
  {0x00ff0000},  /* FP_REGS */          \
471
  {0x0100ffff},  /* GENERAL_REGS */     \
472
  {0x00ff00ff},  /* DATA_OR_FP_REGS */  \
473
  {0x01ffff00},  /* ADDR_OR_FP_REGS */  \
474
  {0x01ffffff},  /* ALL_REGS */         \
475
}
476
 
477
extern enum reg_class regno_reg_class[];
478
#define REGNO_REG_CLASS(REGNO) (regno_reg_class[(REGNO)])
479
#define INDEX_REG_CLASS GENERAL_REGS
480
#define BASE_REG_CLASS ADDR_REGS
481
 
482
#define PREFERRED_RELOAD_CLASS(X,CLASS) \
483
  m68k_preferred_reload_class (X, CLASS)
484
 
485
/* On the m68k, this is the size of MODE in words,
486
   except in the FP regs, where a single reg is always enough.  */
487
#define CLASS_MAX_NREGS(CLASS, MODE)    \
488
 ((CLASS) == FP_REGS ? 1 \
489
  : ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD))
490
 
491
/* Moves between fp regs and other regs are two insns.  */
492
#define REGISTER_MOVE_COST(MODE, CLASS1, CLASS2)        \
493
  ((((CLASS1) == FP_REGS) != ((CLASS2) == FP_REGS)) ? 4 : 2)
494
 
495
 
496
/* Stack layout; function entry, exit and calling.  */
497
 
498
#define STACK_GROWS_DOWNWARD 1
499
#define FRAME_GROWS_DOWNWARD 1
500
#define STARTING_FRAME_OFFSET 0
501
 
502
/* On the 680x0, sp@- in a byte insn really pushes a word.
503
   On the ColdFire, sp@- in a byte insn pushes just a byte.  */
504
#define PUSH_ROUNDING(BYTES) (TARGET_COLDFIRE ? BYTES : ((BYTES) + 1) & ~1)
505
 
506
#define FIRST_PARM_OFFSET(FNDECL) 8
507
 
508
/* On the m68k the return value defaults to D0.  */
509
#define FUNCTION_VALUE(VALTYPE, FUNC)  \
510
  gen_rtx_REG (TYPE_MODE (VALTYPE), D0_REG)
511
 
512
/* On the m68k the return value defaults to D0.  */
513
#define LIBCALL_VALUE(MODE)  gen_rtx_REG (MODE, D0_REG)
514
 
515
/* On the m68k, D0 is usually the only register used.  */
516
#define FUNCTION_VALUE_REGNO_P(N) ((N) == D0_REG)
517
 
518
/* Define this to be true when FUNCTION_VALUE_REGNO_P is true for
519
   more than one register.
520
   XXX This macro is m68k specific and used only for m68kemb.h.  */
521
#define NEEDS_UNTYPED_CALL 0
522
 
523
/* On the m68k, all arguments are usually pushed on the stack.  */
524
#define FUNCTION_ARG_REGNO_P(N) 0
525
 
526
/* On the m68k, this is a single integer, which is a number of bytes
527
   of arguments scanned so far.  */
528
#define CUMULATIVE_ARGS int
529
 
530
/* On the m68k, the offset starts at 0.  */
531
#define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT, N_NAMED_ARGS) \
532
 ((CUM) = 0)
533
 
534
#define FUNCTION_PROFILER(FILE, LABELNO)  \
535
  asm_fprintf (FILE, "\tlea %LLP%d,%Ra0\n\tjsr mcount\n", (LABELNO))
536
 
537
#define EXIT_IGNORE_STACK 1
538
 
539
/* Output assembler code for a block containing the constant parts
540
   of a trampoline, leaving space for the variable parts.
541
 
542
   On the m68k, the trampoline looks like this:
543
     movl #STATIC,a0
544
     jmp  FUNCTION
545
 
546
   WARNING: Targets that may run on 68040+ cpus must arrange for
547
   the instruction cache to be flushed.  Previous incarnations of
548
   the m68k trampoline code attempted to get around this by either
549
   using an out-of-line transfer function or pc-relative data, but
550
   the fact remains that the code to jump to the transfer function
551
   or the code to load the pc-relative data needs to be flushed
552
   just as much as the "variable" portion of the trampoline.
553
   Recognizing that a cache flush is going to be required anyway,
554
   dispense with such notions and build a smaller trampoline.
555
 
556
   Since more instructions are required to move a template into
557
   place than to create it on the spot, don't use a template.  */
558
 
559
#define TRAMPOLINE_SIZE 12
560
#define TRAMPOLINE_ALIGNMENT 16
561
 
562
/* Targets redefine this to invoke code to either flush the cache,
563
   or enable stack execution (or both).  */
564
#ifndef FINALIZE_TRAMPOLINE
565
#define FINALIZE_TRAMPOLINE(TRAMP)
566
#endif
567
 
568
/* This is the library routine that is used to transfer control from the
569
   trampoline to the actual nested function.  It is defined for backward
570
   compatibility, for linking with object code that used the old trampoline
571
   definition.
572
 
573
   A colon is used with no explicit operands to cause the template string
574
   to be scanned for %-constructs.
575
 
576
   The function name __transfer_from_trampoline is not actually used.
577
   The function definition just permits use of "asm with operands"
578
   (though the operand list is empty).  */
579
#define TRANSFER_FROM_TRAMPOLINE                                \
580
void                                                            \
581
__transfer_from_trampoline ()                                   \
582
{                                                               \
583
  register char *a0 asm (M68K_STATIC_CHAIN_REG_NAME);           \
584
  asm (GLOBAL_ASM_OP "___trampoline");                          \
585
  asm ("___trampoline:");                                       \
586
  asm volatile ("move%.l %0,%@" : : "m" (a0[22]));               \
587
  asm volatile ("move%.l %1,%0" : "=a" (a0) : "m" (a0[18]));     \
588
  asm ("rts":);                                                 \
589
}
590
 
591
/* There are two registers that can always be eliminated on the m68k.
592
   The frame pointer and the arg pointer can be replaced by either the
593
   hard frame pointer or to the stack pointer, depending upon the
594
   circumstances.  The hard frame pointer is not used before reload and
595
   so it is not eligible for elimination.  */
596
#define ELIMINABLE_REGS                                 \
597
{{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM },          \
598
 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM },          \
599
 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM }}
600
 
601
#define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET)                    \
602
  (OFFSET) = m68k_initial_elimination_offset(FROM, TO)
603
 
604
/* Addressing modes, and classification of registers for them.  */
605
 
606
#define HAVE_POST_INCREMENT 1
607
#define HAVE_PRE_DECREMENT 1
608
 
609
/* Macros to check register numbers against specific register classes.  */
610
 
611
/* True for data registers, D0 through D7.  */
612
#define DATA_REGNO_P(REGNO)     IN_RANGE (REGNO, 0, 7)
613
 
614
/* True for address registers, A0 through A7.  */
615
#define ADDRESS_REGNO_P(REGNO)  IN_RANGE (REGNO, 8, 15)
616
 
617
/* True for integer registers, D0 through D7 and A0 through A7.  */
618
#define INT_REGNO_P(REGNO)      IN_RANGE (REGNO, 0, 15)
619
 
620
/* True for floating point registers, FP0 through FP7.  */
621
#define FP_REGNO_P(REGNO)       IN_RANGE (REGNO, 16, 23)
622
 
623
#define REGNO_OK_FOR_INDEX_P(REGNO)                     \
624
  (INT_REGNO_P (REGNO)                                  \
625
   || INT_REGNO_P (reg_renumber[REGNO]))
626
 
627
#define REGNO_OK_FOR_BASE_P(REGNO)                      \
628
  (ADDRESS_REGNO_P (REGNO)                              \
629
   || ADDRESS_REGNO_P (reg_renumber[REGNO]))
630
 
631
#define REGNO_OK_FOR_INDEX_NONSTRICT_P(REGNO)           \
632
  (INT_REGNO_P (REGNO)                                  \
633
   || REGNO == ARG_POINTER_REGNUM                       \
634
   || REGNO >= FIRST_PSEUDO_REGISTER)
635
 
636
#define REGNO_OK_FOR_BASE_NONSTRICT_P(REGNO)            \
637
  (ADDRESS_REGNO_P (REGNO)                              \
638
   || REGNO == ARG_POINTER_REGNUM                       \
639
   || REGNO >= FIRST_PSEUDO_REGISTER)
640
 
641
/* Now macros that check whether X is a register and also,
642
   strictly, whether it is in a specified class.
643
 
644
   These macros are specific to the m68k, and may be used only
645
   in code for printing assembler insns and in conditions for
646
   define_optimization.  */
647
 
648
/* 1 if X is a data register.  */
649
#define DATA_REG_P(X)   (REG_P (X) && DATA_REGNO_P (REGNO (X)))
650
 
651
/* 1 if X is an fp register.  */
652
#define FP_REG_P(X)     (REG_P (X) && FP_REGNO_P (REGNO (X)))
653
 
654
/* 1 if X is an address register  */
655
#define ADDRESS_REG_P(X) (REG_P (X) && ADDRESS_REGNO_P (REGNO (X)))
656
 
657
/* True if SYMBOL + OFFSET constants must refer to something within
658
   SYMBOL's section.  */
659
#ifndef M68K_OFFSETS_MUST_BE_WITHIN_SECTIONS_P
660
#define M68K_OFFSETS_MUST_BE_WITHIN_SECTIONS_P 0
661
#endif
662
 
663
#define MAX_REGS_PER_ADDRESS 2
664
 
665
#define CONSTANT_ADDRESS_P(X)                                           \
666
  ((GET_CODE (X) == LABEL_REF || GET_CODE (X) == SYMBOL_REF             \
667
    || GET_CODE (X) == CONST_INT || GET_CODE (X) == CONST               \
668
    || GET_CODE (X) == HIGH)                                            \
669
   && m68k_legitimate_constant_p (Pmode, X))
670
 
671
#ifndef REG_OK_STRICT
672
#define REG_STRICT_P 0
673
#else
674
#define REG_STRICT_P 1
675
#endif
676
 
677
#define LEGITIMATE_PIC_OPERAND_P(X)                             \
678
  (!symbolic_operand (X, VOIDmode)                              \
679
   || (TARGET_PCREL && REG_STRICT_P)                            \
680
   || m68k_tls_reference_p (X, true))
681
 
682
#define REG_OK_FOR_BASE_P(X) \
683
  m68k_legitimate_base_reg_p (X, REG_STRICT_P)
684
 
685
#define REG_OK_FOR_INDEX_P(X) \
686
  m68k_legitimate_index_reg_p (X, REG_STRICT_P)
687
 
688
 
689
/* This address is OK as it stands.  */
690
#define PIC_CASE_VECTOR_ADDRESS(index) index
691
#define CASE_VECTOR_MODE HImode
692
#define CASE_VECTOR_PC_RELATIVE 1
693
 
694
#define DEFAULT_SIGNED_CHAR 1
695
#define MOVE_MAX 4
696
#define SLOW_BYTE_ACCESS 0
697
 
698
#define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
699
 
700
/* The ColdFire FF1 instruction returns 32 for zero. */
701
#define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = 32, 1)
702
 
703
#define STORE_FLAG_VALUE (-1)
704
 
705
#define Pmode SImode
706
#define FUNCTION_MODE QImode
707
 
708
 
709
/* Tell final.c how to eliminate redundant test instructions.  */
710
 
711
/* Here we define machine-dependent flags and fields in cc_status
712
   (see `conditions.h').  */
713
 
714
/* Set if the cc value is actually in the 68881, so a floating point
715
   conditional branch must be output.  */
716
#define CC_IN_68881 04000
717
 
718
/* On the 68000, all the insns to store in an address register fail to
719
   set the cc's.  However, in some cases these instructions can make it
720
   possibly invalid to use the saved cc's.  In those cases we clear out
721
   some or all of the saved cc's so they won't be used.  */
722
#define NOTICE_UPDATE_CC(EXP,INSN) notice_update_cc (EXP, INSN)
723
 
724
/* The shift instructions always clear the overflow bit.  */
725
#define CC_OVERFLOW_UNUSABLE 01000
726
 
727
/* The shift instructions use the carry bit in a way not compatible with
728
   conditional branches.  conditions.h uses CC_NO_OVERFLOW for this purpose.
729
   Rename it to something more understandable.  */
730
#define CC_NO_CARRY CC_NO_OVERFLOW
731
 
732
#define OUTPUT_JUMP(NORMAL, FLOAT, NO_OV)  \
733
do { if (cc_prev_status.flags & CC_IN_68881)                    \
734
    return FLOAT;                                               \
735
  if (cc_prev_status.flags & CC_NO_OVERFLOW)                    \
736
    return NO_OV;                                               \
737
  return NORMAL; } while (0)
738
 
739
/* Control the assembler format that we output.  */
740
 
741
#define ASM_APP_ON "#APP\n"
742
#define ASM_APP_OFF "#NO_APP\n"
743
#define TEXT_SECTION_ASM_OP "\t.text"
744
#define DATA_SECTION_ASM_OP "\t.data"
745
#define GLOBAL_ASM_OP "\t.globl\t"
746
#define REGISTER_PREFIX ""
747
#define LOCAL_LABEL_PREFIX ""
748
#define USER_LABEL_PREFIX "_"
749
#define IMMEDIATE_PREFIX "#"
750
 
751
#define REGISTER_NAMES \
752
{REGISTER_PREFIX"d0", REGISTER_PREFIX"d1", REGISTER_PREFIX"d2", \
753
 REGISTER_PREFIX"d3", REGISTER_PREFIX"d4", REGISTER_PREFIX"d5", \
754
 REGISTER_PREFIX"d6", REGISTER_PREFIX"d7",                      \
755
 REGISTER_PREFIX"a0", REGISTER_PREFIX"a1", REGISTER_PREFIX"a2", \
756
 REGISTER_PREFIX"a3", REGISTER_PREFIX"a4", REGISTER_PREFIX"a5", \
757
 REGISTER_PREFIX"a6", REGISTER_PREFIX"sp",                      \
758
 REGISTER_PREFIX"fp0", REGISTER_PREFIX"fp1", REGISTER_PREFIX"fp2", \
759
 REGISTER_PREFIX"fp3", REGISTER_PREFIX"fp4", REGISTER_PREFIX"fp5", \
760
 REGISTER_PREFIX"fp6", REGISTER_PREFIX"fp7", REGISTER_PREFIX"argptr" }
761
 
762
#define M68K_FP_REG_NAME REGISTER_PREFIX"fp"
763
 
764
/* Return a register name by index, handling %fp nicely.
765
   We don't replace %fp for targets that don't map it to %a6
766
   since it may confuse GAS.  */
767
#define M68K_REGNAME(r) ( \
768
  ((FRAME_POINTER_REGNUM == A6_REG) \
769
    && ((r) == FRAME_POINTER_REGNUM) \
770
    && frame_pointer_needed) ? \
771
    M68K_FP_REG_NAME : reg_names[(r)])
772
 
773
/* On the Sun-3, the floating point registers have numbers
774
   18 to 25, not 16 to 23 as they do in the compiler.  */
775
#define DBX_REGISTER_NUMBER(REGNO) ((REGNO) < 16 ? (REGNO) : (REGNO) + 2)
776
 
777
/* Before the prologue, RA is at 0(%sp).  */
778
#define INCOMING_RETURN_ADDR_RTX \
779
  gen_rtx_MEM (VOIDmode, gen_rtx_REG (VOIDmode, STACK_POINTER_REGNUM))
780
 
781
/* After the prologue, RA is at 4(AP) in the current frame.  */
782
#define RETURN_ADDR_RTX(COUNT, FRAME)                                      \
783
  ((COUNT) == 0                                                             \
784
   ? gen_rtx_MEM (Pmode, plus_constant (arg_pointer_rtx, UNITS_PER_WORD)) \
785
   : gen_rtx_MEM (Pmode, plus_constant (FRAME, UNITS_PER_WORD)))
786
 
787
/* We must not use the DBX register numbers for the DWARF 2 CFA column
788
   numbers because that maps to numbers beyond FIRST_PSEUDO_REGISTER.
789
   Instead use the identity mapping.  */
790
#define DWARF_FRAME_REGNUM(REG) \
791
  (INT_REGNO_P (REG) || FP_REGNO_P (REG) ? (REG) : INVALID_REGNUM)
792
 
793
/* The return column was originally 24, but gcc used 25 for a while too.
794
   Define both registers 24 and 25 as Pmode ones and use 24 in our own
795
   unwind information.  */
796
#define DWARF_FRAME_REGISTERS 25
797
#define DWARF_FRAME_RETURN_COLUMN 24
798
#define DWARF_ALT_FRAME_RETURN_COLUMN 25
799
 
800
/* Before the prologue, the top of the frame is at 4(%sp).  */
801
#define INCOMING_FRAME_SP_OFFSET 4
802
 
803
/* All registers are live on exit from an interrupt routine.  */
804
#define EPILOGUE_USES(REGNO)                                    \
805
  (reload_completed                                             \
806
   && (m68k_get_function_kind (current_function_decl)   \
807
       == m68k_fk_interrupt_handler))
808
 
809
/* Describe how we implement __builtin_eh_return.  */
810
#define EH_RETURN_DATA_REGNO(N) \
811
  ((N) < 2 ? (N) : INVALID_REGNUM)
812
#define EH_RETURN_STACKADJ_RTX  gen_rtx_REG (Pmode, A0_REG)
813
#define EH_RETURN_HANDLER_RTX                                       \
814
  gen_rtx_MEM (Pmode,                                               \
815
               gen_rtx_PLUS (Pmode, arg_pointer_rtx,                \
816
                             plus_constant (EH_RETURN_STACKADJ_RTX, \
817
                                            UNITS_PER_WORD)))
818
 
819
/* Select a format to encode pointers in exception handling data.  CODE
820
   is 0 for data, 1 for code labels, 2 for function pointers.  GLOBAL is
821
   true if the symbol may be affected by dynamic relocations.
822
 
823
   TARGET_ID_SHARED_LIBRARY and TARGET_SEP_DATA are designed to support
824
   a read-only text segment without imposing a fixed gap between the
825
   text and data segments.  As a result, the text segment cannot refer
826
   to anything in the data segment, even in PC-relative form.  Because
827
   .eh_frame refers to both code and data, it follows that .eh_frame
828
   must be in the data segment itself, and that the offset between
829
   .eh_frame and code will not be a link-time constant.
830
 
831
   In theory, we could create a read-only .eh_frame by using DW_EH_PE_pcrel
832
   | DW_EH_PE_indirect for all code references.  However, gcc currently
833
   handles indirect references using a per-TU constant pool.  This means
834
   that if a function and its eh_frame are removed by the linker, the
835
   eh_frame's indirect references to the removed function will not be
836
   removed, leading to an unresolved symbol error.
837
 
838
   It isn't clear that any -msep-data or -mid-shared-library target
839
   would benefit from a read-only .eh_frame anyway.  In particular,
840
   no known target that supports these options has a feature like
841
   PT_GNU_RELRO.  Without any such feature to motivate them, indirect
842
   references would be unnecessary bloat, so we simply use an absolute
843
   pointer for code and global references.  We still use pc-relative
844
   references to data, as this avoids a relocation.  */
845
#define ASM_PREFERRED_EH_DATA_FORMAT(CODE, GLOBAL)                         \
846
  (flag_pic                                                                \
847
   && !((TARGET_ID_SHARED_LIBRARY || TARGET_SEP_DATA)                      \
848
        && ((GLOBAL) || (CODE)))                                           \
849
   ? ((GLOBAL) ? DW_EH_PE_indirect : 0) | DW_EH_PE_pcrel | DW_EH_PE_sdata4 \
850
   : DW_EH_PE_absptr)
851
 
852
#define ASM_OUTPUT_LABELREF(FILE,NAME)  \
853
  asm_fprintf (FILE, "%U%s", NAME)
854
 
855
#define ASM_GENERATE_INTERNAL_LABEL(LABEL,PREFIX,NUM)   \
856
  sprintf (LABEL, "*%s%s%ld", LOCAL_LABEL_PREFIX, PREFIX, (long)(NUM))
857
 
858
#define ASM_OUTPUT_REG_PUSH(FILE,REGNO)                 \
859
  asm_fprintf (FILE, (MOTOROLA                          \
860
                      ? "\tmove.l %s,-(%Rsp)\n"         \
861
                      : "\tmovel %s,%Rsp@-\n"),         \
862
               reg_names[REGNO])
863
 
864
#define ASM_OUTPUT_REG_POP(FILE,REGNO)                  \
865
  asm_fprintf (FILE, (MOTOROLA                          \
866
                      ? "\tmove.l (%Rsp)+,%s\n"         \
867
                      : "\tmovel %Rsp@+,%s\n"),         \
868
               reg_names[REGNO])
869
 
870
/* The m68k does not use absolute case-vectors, but we must define this macro
871
   anyway.  */
872
#define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE)  \
873
  asm_fprintf (FILE, "\t.long %LL%d\n", VALUE)
874
 
875
#define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL)  \
876
  asm_fprintf (FILE, "\t.word %LL%d-%LL%d\n", VALUE, REL)
877
 
878
/* We don't have a way to align to more than a two-byte boundary, so do the
879
   best we can and don't complain.  */
880
#define ASM_OUTPUT_ALIGN(FILE,LOG)      \
881
  if ((LOG) >= 1)                       \
882
    fprintf (FILE, "\t.even\n");
883
 
884
#ifdef HAVE_GAS_BALIGN_AND_P2ALIGN
885
/* Use "move.l %a4,%a4" to advance within code.  */
886
#define ASM_OUTPUT_ALIGN_WITH_NOP(FILE,LOG)                     \
887
  if ((LOG) > 0)                                         \
888
    fprintf ((FILE), "\t.balignw %u,0x284c\n", 1 << (LOG));
889
#endif
890
 
891
#define ASM_OUTPUT_SKIP(FILE,SIZE)  \
892
  fprintf (FILE, "\t.skip %u\n", (int)(SIZE))
893
 
894
#define ASM_OUTPUT_COMMON(FILE, NAME, SIZE, ROUNDED)  \
895
( fputs (".comm ", (FILE)),                     \
896
  assemble_name ((FILE), (NAME)),               \
897
  fprintf ((FILE), ",%u\n", (int)(ROUNDED)))
898
 
899
#define ASM_OUTPUT_LOCAL(FILE, NAME, SIZE, ROUNDED)  \
900
( fputs (".lcomm ", (FILE)),                    \
901
  assemble_name ((FILE), (NAME)),               \
902
  fprintf ((FILE), ",%u\n", (int)(ROUNDED)))
903
 
904
#define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
905
  m68k_final_prescan_insn (INSN, OPVEC, NOPERANDS)
906
 
907
/* On the 68000, we use several CODE characters:
908
   '.' for dot needed in Motorola-style opcode names.
909
   '-' for an operand pushing on the stack:
910
       sp@-, -(sp) or -(%sp) depending on the style of syntax.
911
   '+' for an operand pushing on the stack:
912
       sp@+, (sp)+ or (%sp)+ depending on the style of syntax.
913
   '@' for a reference to the top word on the stack:
914
       sp@, (sp) or (%sp) depending on the style of syntax.
915
   '#' for an immediate operand prefix (# in MIT and Motorola syntax
916
       but & in SGS syntax).
917
   '!' for the fpcr register (used in some float-to-fixed conversions).
918
   '$' for the letter `s' in an op code, but only on the 68040.
919
   '&' for the letter `d' in an op code, but only on the 68040.
920
   '/' for register prefix needed by longlong.h.
921
   '?' for m68k_library_id_string
922
 
923
   'b' for byte insn (no effect, on the Sun; this is for the ISI).
924
   'd' to force memory addressing to be absolute, not relative.
925
   'f' for float insn (print a CONST_DOUBLE as a float rather than in hex)
926
   'x' for float insn (print a CONST_DOUBLE as a float rather than in hex),
927
       or print pair of registers as rx:ry.  */
928
 
929
#define PRINT_OPERAND_PUNCT_VALID_P(CODE)                               \
930
  ((CODE) == '.' || (CODE) == '#' || (CODE) == '-'                      \
931
   || (CODE) == '+' || (CODE) == '@' || (CODE) == '!'                   \
932
   || (CODE) == '$' || (CODE) == '&' || (CODE) == '/' || (CODE) == '?')
933
 
934
 
935
/* See m68k.c for the m68k specific codes.  */
936
#define PRINT_OPERAND(FILE, X, CODE) print_operand (FILE, X, CODE)
937
 
938
#define PRINT_OPERAND_ADDRESS(FILE, ADDR) print_operand_address (FILE, ADDR)
939
 
940
#include "config/m68k/m68k-opts.h"
941
 
942
enum fpu_type
943
{
944
  FPUTYPE_NONE,
945
  FPUTYPE_68881,
946
  FPUTYPE_COLDFIRE
947
};
948
 
949
enum m68k_function_kind
950
{
951
  m68k_fk_normal_function,
952
  m68k_fk_interrupt_handler,
953
  m68k_fk_interrupt_thread
954
};
955
 
956
/* Variables in m68k.c; see there for details.  */
957
extern enum target_device m68k_cpu;
958
extern enum uarch_type m68k_tune;
959
extern enum fpu_type m68k_fpu;
960
extern unsigned int m68k_cpu_flags;
961
extern unsigned int m68k_tune_flags;
962
extern const char *m68k_symbolic_call;
963
extern const char *m68k_symbolic_jump;
964
 
965
enum M68K_SYMBOLIC_CALL { M68K_SYMBOLIC_CALL_NONE, M68K_SYMBOLIC_CALL_JSR,
966
                          M68K_SYMBOLIC_CALL_BSR_C, M68K_SYMBOLIC_CALL_BSR_P };
967
 
968
extern enum M68K_SYMBOLIC_CALL m68k_symbolic_call_var;
969
 
970
/* ??? HOST_WIDE_INT is not being defined for auto-generated files.
971
   Workaround that.  */
972
#ifdef HOST_WIDE_INT
973
typedef enum { MOVL, SWAP, NEGW, NOTW, NOTB, MOVQ, MVS, MVZ }
974
  M68K_CONST_METHOD;
975
 
976
extern M68K_CONST_METHOD m68k_const_method (HOST_WIDE_INT);
977
#endif
978
 
979
extern void m68k_emit_move_double (rtx [2]);
980
 
981
extern int m68k_sched_address_bypass_p (rtx, rtx);
982
extern int m68k_sched_indexed_address_bypass_p (rtx, rtx);
983
 
984
#define CPU_UNITS_QUERY 1

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.