OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [gnu-old/] [gdb-6.8/] [sim/] [testsuite/] [sim/] [frv/] [ftira.cgs] - Blame information for rev 840

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 24 jeremybenn
# frv testcase for ftira $GRi,$s12
2
# mach: all
3
 
4
        .include "testutils.inc"
5
 
6
        start
7
 
8
        .global ftira
9
ftira:
10
        and_spr_immed   -4081,tbr               ; clear tbr.tt
11
        set_gr_spr      tbr,gr7
12
        inc_gr_immed    2112,gr7                ; address of exception handler
13
        set_bctrlr_0_0  gr7     ; bctrlr 0,0
14
 
15
        set_spr_immed   128,lcr
16
        set_gr_immed    0,gr7
17
 
18
        set_psr_et      1
19
        set_spr_addr    ok0,lr
20
        set_fcc         0x0 0
21
        ftira           gr7,4   ; should branch to tbr + (128 + 4)*16
22
        fail
23
ok0:
24
        set_psr_et      1
25
        set_spr_addr    ok1,lr
26
        set_fcc         0x1 0
27
        ftira           gr7,4   ; should branch to tbr + (128 + 4)*16
28
        fail
29
ok1:
30
        set_psr_et      1
31
        set_spr_addr    ok2,lr
32
        set_fcc         0x2 0
33
        ftira           gr7,4   ; should branch to tbr + (128 + 4)*16
34
        fail
35
ok2:
36
        set_psr_et      1
37
        set_spr_addr    ok3,lr
38
        set_fcc         0x3 0
39
        ftira           gr7,4   ; should branch to tbr + (128 + 4)*16
40
        fail
41
ok3:
42
        set_psr_et      1
43
        set_spr_addr    ok4,lr
44
        set_fcc         0x4 0
45
        ftira           gr7,4   ; should branch to tbr + (128 + 4)*16
46
        fail
47
ok4:
48
        set_psr_et      1
49
        set_spr_addr    ok5,lr
50
        set_fcc         0x5 0
51
        ftira           gr7,4   ; should branch to tbr + (128 + 4)*16
52
        fail
53
ok5:
54
        set_psr_et      1
55
        set_spr_addr    ok6,lr
56
        set_fcc         0x6 0
57
        ftira           gr7,4   ; should branch to tbr + (128 + 4)*16
58
        fail
59
ok6:
60
        set_psr_et      1
61
        set_spr_addr    ok7,lr
62
        set_fcc         0x7 0
63
        ftira           gr7,4   ; should branch to tbr + (128 + 4)*16
64
        fail
65
ok7:
66
        set_psr_et      1
67
        set_spr_addr    ok8,lr
68
        set_fcc         0x8 0
69
        ftira           gr7,4   ; should branch to tbr + (128 + 4)*16
70
        fail
71
ok8:
72
        set_psr_et      1
73
        set_spr_addr    ok9,lr
74
        set_fcc         0x9 0
75
        ftira           gr7,4   ; should branch to tbr + (128 + 4)*16
76
        fail
77
ok9:
78
        set_psr_et      1
79
        set_spr_addr    oka,lr
80
        set_fcc         0xa 0
81
        ftira           gr7,4   ; should branch to tbr + (128 + 4)*16
82
        fail
83
oka:
84
        set_psr_et      1
85
        set_spr_addr    okb,lr
86
        set_fcc         0xb 0
87
        ftira           gr7,4   ; should branch to tbr + (128 + 4)*16
88
        fail
89
okb:
90
        set_psr_et      1
91
        set_spr_addr    okc,lr
92
        set_fcc         0xc 0
93
        ftira           gr7,4   ; should branch to tbr + (128 + 4)*16
94
        fail
95
okc:
96
        set_psr_et      1
97
        set_spr_addr    okd,lr
98
        set_fcc         0xd 0
99
        ftira           gr7,4   ; should branch to tbr + (128 + 4)*16
100
        fail
101
okd:
102
        set_psr_et      1
103
        set_spr_addr    oke,lr
104
        set_fcc         0xe 0
105
        ftira           gr7,4   ; should branch to tbr + (128 + 4)*16
106
        fail
107
oke:
108
        set_psr_et      1
109
        set_spr_addr    okf,lr
110
        set_fcc         0xf 0
111
        ftira           gr7,4   ; should branch to tbr + (128 + 4)*16
112
        fail
113
okf:
114
        pass

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.