OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [gnu-old/] [gdb-6.8/] [sim/] [testsuite/] [sim/] [m32r/] [cmpi.cgs] - Blame information for rev 840

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 24 jeremybenn
# m32r testcase for cmpi $src2,#$simm16
2
# mach(): m32r m32rx
3
 
4
        .include "testutils.inc"
5
 
6
        start
7
 
8
        .global cmpi
9
cmpi:
10
        mvi_h_condbit 0
11
        mvi_h_gr r4, 1
12
 
13
        cmpi r4, #2
14
        bc ok
15
not_ok:
16
        fail
17
ok:
18
        mvi_h_condbit 1
19
        mvi_h_gr r4, 2
20
        cmpi r4, #2
21
        bc not_ok
22
 
23
 
24
        pass

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.