OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [gnu-old/] [gdb-6.8/] [sim/] [testsuite/] [sim/] [m32r/] [mvtachi.cgs] - Blame information for rev 827

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 24 jeremybenn
# m32r testcase for mvtachi $src1
2
# mach(): m32r m32rx
3
 
4
        .include "testutils.inc"
5
 
6
        start
7
 
8
        .global mvtachi
9
mvtachi:
10
        mvi_h_accum0 0, 0
11
 
12
        mvi_h_gr r4, 0x11223344
13
        mvtachi r4
14
        test_h_accum0 0x223344, 0x0
15
 
16
        mvi_h_gr r4, 0x99aabbcc
17
        mvtachi r4
18
        test_h_accum0 0xffaabbcc, 0x0
19
 
20
        pass

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.