| 1 |
227 |
jeremybenn |
/* Definitions for SH opcodes.
|
| 2 |
|
|
Copyright 1993, 1994, 1995, 1997, 1999, 2000, 2001, 2002, 2003, 2004,
|
| 3 |
|
|
2005, 2007 Free Software Foundation, Inc.
|
| 4 |
|
|
|
| 5 |
|
|
This file is part of the GNU opcodes library.
|
| 6 |
|
|
|
| 7 |
|
|
This library is free software; you can redistribute it and/or modify
|
| 8 |
|
|
it under the terms of the GNU General Public License as published by
|
| 9 |
|
|
the Free Software Foundation; either version 3, or (at your option)
|
| 10 |
|
|
any later version.
|
| 11 |
|
|
|
| 12 |
|
|
It is distributed in the hope that it will be useful, but WITHOUT
|
| 13 |
|
|
ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
|
| 14 |
|
|
or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
|
| 15 |
|
|
License for more details.
|
| 16 |
|
|
|
| 17 |
|
|
You should have received a copy of the GNU General Public License
|
| 18 |
|
|
along with this file; see the file COPYING. If not, write to the
|
| 19 |
|
|
Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
|
| 20 |
|
|
MA 02110-1301, USA. */
|
| 21 |
|
|
|
| 22 |
|
|
#include "bfd.h"
|
| 23 |
|
|
|
| 24 |
|
|
typedef enum
|
| 25 |
|
|
{
|
| 26 |
|
|
HEX_0,
|
| 27 |
|
|
HEX_1,
|
| 28 |
|
|
HEX_2,
|
| 29 |
|
|
HEX_3,
|
| 30 |
|
|
HEX_4,
|
| 31 |
|
|
HEX_5,
|
| 32 |
|
|
HEX_6,
|
| 33 |
|
|
HEX_7,
|
| 34 |
|
|
HEX_8,
|
| 35 |
|
|
HEX_9,
|
| 36 |
|
|
HEX_A,
|
| 37 |
|
|
HEX_B,
|
| 38 |
|
|
HEX_C,
|
| 39 |
|
|
HEX_D,
|
| 40 |
|
|
HEX_E,
|
| 41 |
|
|
HEX_F,
|
| 42 |
|
|
HEX_XX00,
|
| 43 |
|
|
HEX_00YY,
|
| 44 |
|
|
REG_N,
|
| 45 |
|
|
REG_N_D, /* nnn0 */
|
| 46 |
|
|
REG_N_B01, /* nn01 */
|
| 47 |
|
|
REG_M,
|
| 48 |
|
|
SDT_REG_N,
|
| 49 |
|
|
REG_NM,
|
| 50 |
|
|
REG_B,
|
| 51 |
|
|
BRANCH_12,
|
| 52 |
|
|
BRANCH_8,
|
| 53 |
|
|
IMM0_4,
|
| 54 |
|
|
IMM0_4BY2,
|
| 55 |
|
|
IMM0_4BY4,
|
| 56 |
|
|
IMM1_4,
|
| 57 |
|
|
IMM1_4BY2,
|
| 58 |
|
|
IMM1_4BY4,
|
| 59 |
|
|
PCRELIMM_8BY2,
|
| 60 |
|
|
PCRELIMM_8BY4,
|
| 61 |
|
|
IMM0_8,
|
| 62 |
|
|
IMM0_8BY2,
|
| 63 |
|
|
IMM0_8BY4,
|
| 64 |
|
|
IMM1_8,
|
| 65 |
|
|
IMM1_8BY2,
|
| 66 |
|
|
IMM1_8BY4,
|
| 67 |
|
|
PPI,
|
| 68 |
|
|
NOPX,
|
| 69 |
|
|
NOPY,
|
| 70 |
|
|
MOVX,
|
| 71 |
|
|
MOVY,
|
| 72 |
|
|
MOVX_NOPY,
|
| 73 |
|
|
MOVY_NOPX,
|
| 74 |
|
|
PSH,
|
| 75 |
|
|
PMUL,
|
| 76 |
|
|
PPI3,
|
| 77 |
|
|
PPI3NC,
|
| 78 |
|
|
PDC,
|
| 79 |
|
|
PPIC,
|
| 80 |
|
|
REPEAT,
|
| 81 |
|
|
IMM0_3c, /* xxxx 0iii */
|
| 82 |
|
|
IMM0_3s, /* xxxx 1iii */
|
| 83 |
|
|
IMM0_3Uc, /* 0iii xxxx */
|
| 84 |
|
|
IMM0_3Us, /* 1iii xxxx */
|
| 85 |
|
|
IMM0_20_4,
|
| 86 |
|
|
IMM0_20, /* follows IMM0_20_4 */
|
| 87 |
|
|
IMM0_20BY8, /* follows IMM0_20_4 */
|
| 88 |
|
|
DISP0_12,
|
| 89 |
|
|
DISP0_12BY2,
|
| 90 |
|
|
DISP0_12BY4,
|
| 91 |
|
|
DISP0_12BY8,
|
| 92 |
|
|
DISP1_12,
|
| 93 |
|
|
DISP1_12BY2,
|
| 94 |
|
|
DISP1_12BY4,
|
| 95 |
|
|
DISP1_12BY8
|
| 96 |
|
|
}
|
| 97 |
|
|
sh_nibble_type;
|
| 98 |
|
|
|
| 99 |
|
|
typedef enum
|
| 100 |
|
|
{
|
| 101 |
|
|
A_END,
|
| 102 |
|
|
A_BDISP12,
|
| 103 |
|
|
A_BDISP8,
|
| 104 |
|
|
A_DEC_M,
|
| 105 |
|
|
A_DEC_N,
|
| 106 |
|
|
A_DISP_GBR,
|
| 107 |
|
|
A_PC,
|
| 108 |
|
|
A_DISP_PC,
|
| 109 |
|
|
A_DISP_PC_ABS,
|
| 110 |
|
|
A_DISP_REG_M,
|
| 111 |
|
|
A_DISP_REG_N,
|
| 112 |
|
|
A_GBR,
|
| 113 |
|
|
A_IMM,
|
| 114 |
|
|
A_INC_M,
|
| 115 |
|
|
A_INC_N,
|
| 116 |
|
|
A_IND_M,
|
| 117 |
|
|
A_IND_N,
|
| 118 |
|
|
A_IND_R0_REG_M,
|
| 119 |
|
|
A_IND_R0_REG_N,
|
| 120 |
|
|
A_MACH,
|
| 121 |
|
|
A_MACL,
|
| 122 |
|
|
A_PR,
|
| 123 |
|
|
A_R0,
|
| 124 |
|
|
A_R0_GBR,
|
| 125 |
|
|
A_REG_M,
|
| 126 |
|
|
A_REG_N,
|
| 127 |
|
|
A_REG_B,
|
| 128 |
|
|
A_SR,
|
| 129 |
|
|
A_VBR,
|
| 130 |
|
|
A_TBR,
|
| 131 |
|
|
A_DISP_TBR,
|
| 132 |
|
|
A_DISP2_TBR,
|
| 133 |
|
|
A_DEC_R15,
|
| 134 |
|
|
A_INC_R15,
|
| 135 |
|
|
A_MOD,
|
| 136 |
|
|
A_RE,
|
| 137 |
|
|
A_RS,
|
| 138 |
|
|
A_DSR,
|
| 139 |
|
|
DSP_REG_M,
|
| 140 |
|
|
DSP_REG_N,
|
| 141 |
|
|
DSP_REG_X,
|
| 142 |
|
|
DSP_REG_Y,
|
| 143 |
|
|
DSP_REG_E,
|
| 144 |
|
|
DSP_REG_F,
|
| 145 |
|
|
DSP_REG_G,
|
| 146 |
|
|
DSP_REG_A_M,
|
| 147 |
|
|
DSP_REG_AX,
|
| 148 |
|
|
DSP_REG_XY,
|
| 149 |
|
|
DSP_REG_AY,
|
| 150 |
|
|
DSP_REG_YX,
|
| 151 |
|
|
AX_INC_N,
|
| 152 |
|
|
AY_INC_N,
|
| 153 |
|
|
AXY_INC_N,
|
| 154 |
|
|
AYX_INC_N,
|
| 155 |
|
|
AX_IND_N,
|
| 156 |
|
|
AY_IND_N,
|
| 157 |
|
|
AXY_IND_N,
|
| 158 |
|
|
AYX_IND_N,
|
| 159 |
|
|
AX_PMOD_N,
|
| 160 |
|
|
AXY_PMOD_N,
|
| 161 |
|
|
AY_PMOD_N,
|
| 162 |
|
|
AYX_PMOD_N,
|
| 163 |
|
|
AS_DEC_N,
|
| 164 |
|
|
AS_INC_N,
|
| 165 |
|
|
AS_IND_N,
|
| 166 |
|
|
AS_PMOD_N,
|
| 167 |
|
|
A_A0,
|
| 168 |
|
|
A_X0,
|
| 169 |
|
|
A_X1,
|
| 170 |
|
|
A_Y0,
|
| 171 |
|
|
A_Y1,
|
| 172 |
|
|
A_SSR,
|
| 173 |
|
|
A_SPC,
|
| 174 |
|
|
A_SGR,
|
| 175 |
|
|
A_DBR,
|
| 176 |
|
|
F_REG_N,
|
| 177 |
|
|
F_REG_M,
|
| 178 |
|
|
D_REG_N,
|
| 179 |
|
|
D_REG_M,
|
| 180 |
|
|
X_REG_N, /* Only used for argument parsing. */
|
| 181 |
|
|
X_REG_M, /* Only used for argument parsing. */
|
| 182 |
|
|
DX_REG_N,
|
| 183 |
|
|
DX_REG_M,
|
| 184 |
|
|
V_REG_N,
|
| 185 |
|
|
V_REG_M,
|
| 186 |
|
|
XMTRX_M4,
|
| 187 |
|
|
F_FR0,
|
| 188 |
|
|
FPUL_N,
|
| 189 |
|
|
FPUL_M,
|
| 190 |
|
|
FPSCR_N,
|
| 191 |
|
|
FPSCR_M
|
| 192 |
|
|
}
|
| 193 |
|
|
sh_arg_type;
|
| 194 |
|
|
|
| 195 |
|
|
typedef enum
|
| 196 |
|
|
{
|
| 197 |
|
|
A_A1_NUM = 5,
|
| 198 |
|
|
A_A0_NUM = 7,
|
| 199 |
|
|
A_X0_NUM, A_X1_NUM, A_Y0_NUM, A_Y1_NUM,
|
| 200 |
|
|
A_M0_NUM, A_A1G_NUM, A_M1_NUM, A_A0G_NUM
|
| 201 |
|
|
}
|
| 202 |
|
|
sh_dsp_reg_nums;
|
| 203 |
|
|
|
| 204 |
|
|
/* Return a mask with bits LO to HI (inclusive) set. */
|
| 205 |
|
|
#define MASK(LO,HI) ( LO < 1 ? ((1 << (HI + 1)) - 1) \
|
| 206 |
|
|
: HI > 30 ? (-1 << LO) \
|
| 207 |
|
|
: LO == HI ? (1 << LO) \
|
| 208 |
|
|
: (((1 << (HI + 1)) - 1) & (-1 << LO)))
|
| 209 |
|
|
|
| 210 |
|
|
#define arch_sh1_base (1 << 0)
|
| 211 |
|
|
#define arch_sh2_base (1 << 1)
|
| 212 |
|
|
#define arch_sh2a_sh3_base (1 << 2)
|
| 213 |
|
|
#define arch_sh3_base (1 << 3)
|
| 214 |
|
|
#define arch_sh2a_sh4_base (1 << 4)
|
| 215 |
|
|
#define arch_sh4_base (1 << 5)
|
| 216 |
|
|
#define arch_sh4a_base (1 << 6)
|
| 217 |
|
|
#define arch_sh2a_base (1 << 7)
|
| 218 |
|
|
#define arch_sh_base_mask MASK (0, 7)
|
| 219 |
|
|
|
| 220 |
|
|
/* Bits 8 ... 24 are currently free. */
|
| 221 |
|
|
|
| 222 |
|
|
/* This is an annotation on instruction types, but we
|
| 223 |
|
|
abuse the arch field in instructions to denote it. */
|
| 224 |
|
|
#define arch_op32 (1 << 25) /* This is a 32-bit opcode. */
|
| 225 |
|
|
#define arch_opann_mask MASK (25, 25)
|
| 226 |
|
|
|
| 227 |
|
|
#define arch_sh_no_mmu (1 << 26)
|
| 228 |
|
|
#define arch_sh_has_mmu (1 << 27)
|
| 229 |
|
|
#define arch_sh_mmu_mask MASK (26, 27)
|
| 230 |
|
|
|
| 231 |
|
|
#define arch_sh_no_co (1 << 28) /* Neither FPU nor DSP co-processor. */
|
| 232 |
|
|
#define arch_sh_sp_fpu (1 << 29) /* Single precision FPU. */
|
| 233 |
|
|
#define arch_sh_dp_fpu (1 << 30) /* Double precision FPU. */
|
| 234 |
|
|
#define arch_sh_has_dsp (1 << 31)
|
| 235 |
|
|
#define arch_sh_co_mask MASK (28, 31)
|
| 236 |
|
|
|
| 237 |
|
|
|
| 238 |
|
|
#define arch_sh1 (arch_sh1_base |arch_sh_no_mmu |arch_sh_no_co)
|
| 239 |
|
|
#define arch_sh2 (arch_sh2_base |arch_sh_no_mmu |arch_sh_no_co)
|
| 240 |
|
|
#define arch_sh2a (arch_sh2a_base |arch_sh_no_mmu |arch_sh_dp_fpu)
|
| 241 |
|
|
#define arch_sh2a_nofpu (arch_sh2a_base |arch_sh_no_mmu |arch_sh_no_co)
|
| 242 |
|
|
#define arch_sh2e (arch_sh2_base |arch_sh_no_mmu |arch_sh_sp_fpu)
|
| 243 |
|
|
#define arch_sh_dsp (arch_sh2_base |arch_sh_no_mmu |arch_sh_has_dsp)
|
| 244 |
|
|
#define arch_sh3_nommu (arch_sh3_base |arch_sh_no_mmu |arch_sh_no_co)
|
| 245 |
|
|
#define arch_sh3 (arch_sh3_base |arch_sh_has_mmu|arch_sh_no_co)
|
| 246 |
|
|
#define arch_sh3e (arch_sh3_base |arch_sh_has_mmu|arch_sh_sp_fpu)
|
| 247 |
|
|
#define arch_sh3_dsp (arch_sh3_base |arch_sh_has_mmu|arch_sh_has_dsp)
|
| 248 |
|
|
#define arch_sh4 (arch_sh4_base |arch_sh_has_mmu|arch_sh_dp_fpu)
|
| 249 |
|
|
#define arch_sh4a (arch_sh4a_base |arch_sh_has_mmu|arch_sh_dp_fpu)
|
| 250 |
|
|
#define arch_sh4al_dsp (arch_sh4a_base |arch_sh_has_mmu|arch_sh_has_dsp)
|
| 251 |
|
|
#define arch_sh4_nofpu (arch_sh4_base |arch_sh_has_mmu|arch_sh_no_co)
|
| 252 |
|
|
#define arch_sh4a_nofpu (arch_sh4a_base |arch_sh_has_mmu|arch_sh_no_co)
|
| 253 |
|
|
#define arch_sh4_nommu_nofpu (arch_sh4_base |arch_sh_no_mmu |arch_sh_no_co)
|
| 254 |
|
|
#define arch_sh2a_nofpu_or_sh4_nommu_nofpu (arch_sh2a_sh4_base|arch_sh_no_mmu |arch_sh_no_co)
|
| 255 |
|
|
#define arch_sh2a_nofpu_or_sh3_nommu (arch_sh2a_sh3_base|arch_sh_no_mmu |arch_sh_no_co)
|
| 256 |
|
|
#define arch_sh2a_or_sh3e (arch_sh2a_sh4_base|arch_sh_no_mmu |arch_sh_sp_fpu)
|
| 257 |
|
|
#define arch_sh2a_or_sh4 (arch_sh2a_sh4_base|arch_sh_no_mmu |arch_sh_dp_fpu)
|
| 258 |
|
|
|
| 259 |
|
|
#define SH_MERGE_ARCH_SET(SET1, SET2) ((SET1) & (SET2))
|
| 260 |
|
|
#define SH_VALID_BASE_ARCH_SET(SET) (((SET) & arch_sh_base_mask) != 0)
|
| 261 |
|
|
#define SH_VALID_MMU_ARCH_SET(SET) (((SET) & arch_sh_mmu_mask) != 0)
|
| 262 |
|
|
#define SH_VALID_CO_ARCH_SET(SET) (((SET) & arch_sh_co_mask) != 0)
|
| 263 |
|
|
#define SH_VALID_ARCH_SET(SET) \
|
| 264 |
|
|
(SH_VALID_BASE_ARCH_SET (SET) \
|
| 265 |
|
|
&& SH_VALID_MMU_ARCH_SET (SET) \
|
| 266 |
|
|
&& SH_VALID_CO_ARCH_SET (SET))
|
| 267 |
|
|
#define SH_MERGE_ARCH_SET_VALID(SET1, SET2) \
|
| 268 |
|
|
SH_VALID_ARCH_SET (SH_MERGE_ARCH_SET (SET1, SET2))
|
| 269 |
|
|
|
| 270 |
|
|
#define SH_ARCH_SET_HAS_FPU(SET) \
|
| 271 |
|
|
(((SET) & (arch_sh_sp_fpu | arch_sh_dp_fpu)) != 0)
|
| 272 |
|
|
#define SH_ARCH_SET_HAS_DSP(SET) \
|
| 273 |
|
|
(((SET) & arch_sh_has_dsp) != 0)
|
| 274 |
|
|
|
| 275 |
|
|
/* This is returned from the functions below when an error occurs
|
| 276 |
|
|
(in addition to a call to BFD_FAIL). The value should allow
|
| 277 |
|
|
the tools to continue to function in most cases - there may
|
| 278 |
|
|
be some confusion between DSP and FPU etc. */
|
| 279 |
|
|
#define SH_ARCH_UNKNOWN_ARCH 0xffffffff
|
| 280 |
|
|
|
| 281 |
|
|
/* These are defined in bfd/cpu-sh.c . */
|
| 282 |
|
|
unsigned int sh_get_arch_from_bfd_mach (unsigned long mach);
|
| 283 |
|
|
unsigned int sh_get_arch_up_from_bfd_mach (unsigned long mach);
|
| 284 |
|
|
unsigned long sh_get_bfd_mach_from_arch_set (unsigned int arch_set);
|
| 285 |
|
|
bfd_boolean sh_merge_bfd_arch (bfd *ibfd, bfd *obfd);
|
| 286 |
|
|
|
| 287 |
|
|
/* Below are the 'architecture sets'.
|
| 288 |
|
|
They describe the following inheritance graph:
|
| 289 |
|
|
|
| 290 |
|
|
SH1
|
| 291 |
|
|
|
|
| 292 |
|
|
SH2
|
| 293 |
|
|
.------------'|`--------------------------------.
|
| 294 |
|
|
/ | \
|
| 295 |
|
|
SH-DSP SH3-nommu/SH2A-nofpu SH2E
|
| 296 |
|
|
| | |`--------------------. |
|
| 297 |
|
|
| | | \|
|
| 298 |
|
|
| SH3-nommu SH4-nm-nf/SH2A-nofpu SH3E/SH2A
|
| 299 |
|
|
| |\ | | \ | |
|
| 300 |
|
|
| | `------. | SH2A-nofpu `----+---.|
|
| 301 |
|
|
| | \| \ | SH4/SH2A
|
| 302 |
|
|
| SH3 SH4-nommu-nofpu `---------+--. | |
|
| 303 |
|
|
| /|\ | | \| |
|
| 304 |
|
|
| .-----------' | `--------+---------------------. | SH2A |
|
| 305 |
|
|
|/ | / \| |
|
| 306 |
|
|
| | .-------' | |
|
| 307 |
|
|
| |/ | |
|
| 308 |
|
|
SH3-dsp SH4-nofpu SH3E |
|
| 309 |
|
|
| |`-------------------------------. | .-----'
|
| 310 |
|
|
| | \|/
|
| 311 |
|
|
| SH4A-nofpu SH4
|
| 312 |
|
|
| .------------' `-------------------------------. |
|
| 313 |
|
|
|/ \|
|
| 314 |
|
|
SH4AL-dsp SH4A
|
| 315 |
|
|
*/
|
| 316 |
|
|
|
| 317 |
|
|
/* Central branches. */
|
| 318 |
|
|
#define arch_sh_up (arch_sh1 \
|
| 319 |
|
|
| arch_sh2_up)
|
| 320 |
|
|
#define arch_sh2_up (arch_sh2 \
|
| 321 |
|
|
| arch_sh2e_up \
|
| 322 |
|
|
| arch_sh2a_nofpu_or_sh3_nommu_up \
|
| 323 |
|
|
| arch_sh_dsp_up)
|
| 324 |
|
|
#define arch_sh2a_nofpu_or_sh3_nommu_up (arch_sh2a_nofpu_or_sh3_nommu \
|
| 325 |
|
|
| arch_sh2a_nofpu_or_sh4_nommu_nofpu_up \
|
| 326 |
|
|
| arch_sh2a_or_sh3e_up \
|
| 327 |
|
|
| arch_sh3_nommu_up)
|
| 328 |
|
|
#define arch_sh2a_nofpu_or_sh4_nommu_nofpu_up (arch_sh2a_nofpu_or_sh4_nommu_nofpu \
|
| 329 |
|
|
| arch_sh2a_nofpu_up \
|
| 330 |
|
|
| arch_sh2a_or_sh4_up \
|
| 331 |
|
|
| arch_sh4_nommu_nofpu_up)
|
| 332 |
|
|
#define arch_sh2a_nofpu_up (arch_sh2a_nofpu \
|
| 333 |
|
|
| arch_sh2a_up)
|
| 334 |
|
|
#define arch_sh3_nommu_up (arch_sh3_nommu \
|
| 335 |
|
|
| arch_sh3_up \
|
| 336 |
|
|
| arch_sh4_nommu_nofpu_up)
|
| 337 |
|
|
#define arch_sh3_up (arch_sh3 \
|
| 338 |
|
|
| arch_sh3e_up \
|
| 339 |
|
|
| arch_sh3_dsp_up \
|
| 340 |
|
|
| arch_sh4_nofpu_up)
|
| 341 |
|
|
#define arch_sh4_nommu_nofpu_up (arch_sh4_nommu_nofpu \
|
| 342 |
|
|
| arch_sh4_nofpu_up)
|
| 343 |
|
|
#define arch_sh4_nofpu_up (arch_sh4_nofpu \
|
| 344 |
|
|
| arch_sh4_up \
|
| 345 |
|
|
| arch_sh4a_nofpu_up)
|
| 346 |
|
|
#define arch_sh4a_nofpu_up (arch_sh4a_nofpu \
|
| 347 |
|
|
| arch_sh4a_up \
|
| 348 |
|
|
| arch_sh4al_dsp_up)
|
| 349 |
|
|
|
| 350 |
|
|
/* Right branches. */
|
| 351 |
|
|
#define arch_sh2e_up (arch_sh2e \
|
| 352 |
|
|
| arch_sh2a_or_sh3e_up)
|
| 353 |
|
|
#define arch_sh2a_or_sh3e_up (arch_sh2a_or_sh3e \
|
| 354 |
|
|
| arch_sh2a_or_sh4_up \
|
| 355 |
|
|
| arch_sh3e_up)
|
| 356 |
|
|
#define arch_sh2a_or_sh4_up (arch_sh2a_or_sh4 \
|
| 357 |
|
|
| arch_sh2a_up \
|
| 358 |
|
|
| arch_sh4_up)
|
| 359 |
|
|
#define arch_sh2a_up (arch_sh2a)
|
| 360 |
|
|
#define arch_sh3e_up (arch_sh3e \
|
| 361 |
|
|
| arch_sh4_up)
|
| 362 |
|
|
#define arch_sh4_up (arch_sh4 \
|
| 363 |
|
|
| arch_sh4a_up)
|
| 364 |
|
|
#define arch_sh4a_up (arch_sh4a)
|
| 365 |
|
|
|
| 366 |
|
|
/* Left branch. */
|
| 367 |
|
|
#define arch_sh_dsp_up (arch_sh_dsp \
|
| 368 |
|
|
| arch_sh3_dsp_up)
|
| 369 |
|
|
#define arch_sh3_dsp_up (arch_sh3_dsp \
|
| 370 |
|
|
| arch_sh4al_dsp_up)
|
| 371 |
|
|
#define arch_sh4al_dsp_up (arch_sh4al_dsp)
|
| 372 |
|
|
|
| 373 |
|
|
typedef struct
|
| 374 |
|
|
{
|
| 375 |
|
|
char *name;
|
| 376 |
|
|
sh_arg_type arg[4];
|
| 377 |
|
|
sh_nibble_type nibbles[9];
|
| 378 |
|
|
unsigned int arch;
|
| 379 |
|
|
} sh_opcode_info;
|
| 380 |
|
|
|
| 381 |
|
|
#ifdef DEFINE_TABLE
|
| 382 |
|
|
|
| 383 |
|
|
const sh_opcode_info sh_table[] =
|
| 384 |
|
|
{
|
| 385 |
|
|
/* 0111nnnni8*1.... add #<imm>,<REG_N> */{"add",{A_IMM,A_REG_N},{HEX_7,REG_N,IMM0_8}, arch_sh_up},
|
| 386 |
|
|
|
| 387 |
|
|
/* 0011nnnnmmmm1100 add <REG_M>,<REG_N> */{"add",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_C}, arch_sh_up},
|
| 388 |
|
|
|
| 389 |
|
|
/* 0011nnnnmmmm1110 addc <REG_M>,<REG_N>*/{"addc",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_E}, arch_sh_up},
|
| 390 |
|
|
|
| 391 |
|
|
/* 0011nnnnmmmm1111 addv <REG_M>,<REG_N>*/{"addv",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_F}, arch_sh_up},
|
| 392 |
|
|
|
| 393 |
|
|
/* 11001001i8*1.... and #<imm>,R0 */{"and",{A_IMM,A_R0},{HEX_C,HEX_9,IMM0_8}, arch_sh_up},
|
| 394 |
|
|
|
| 395 |
|
|
/* 0010nnnnmmmm1001 and <REG_M>,<REG_N> */{"and",{ A_REG_M,A_REG_N},{HEX_2,REG_N,REG_M,HEX_9}, arch_sh_up},
|
| 396 |
|
|
|
| 397 |
|
|
/* 11001101i8*1.... and.b #<imm>,@(R0,GBR)*/{"and.b",{A_IMM,A_R0_GBR},{HEX_C,HEX_D,IMM0_8}, arch_sh_up},
|
| 398 |
|
|
|
| 399 |
|
|
/* 1010i12......... bra <bdisp12> */{"bra",{A_BDISP12},{HEX_A,BRANCH_12}, arch_sh_up},
|
| 400 |
|
|
|
| 401 |
|
|
/* 1011i12......... bsr <bdisp12> */{"bsr",{A_BDISP12},{HEX_B,BRANCH_12}, arch_sh_up},
|
| 402 |
|
|
|
| 403 |
|
|
/* 10001001i8p1.... bt <bdisp8> */{"bt",{A_BDISP8},{HEX_8,HEX_9,BRANCH_8}, arch_sh_up},
|
| 404 |
|
|
|
| 405 |
|
|
/* 10001011i8p1.... bf <bdisp8> */{"bf",{A_BDISP8},{HEX_8,HEX_B,BRANCH_8}, arch_sh_up},
|
| 406 |
|
|
|
| 407 |
|
|
/* 10001101i8p1.... bt.s <bdisp8> */{"bt.s",{A_BDISP8},{HEX_8,HEX_D,BRANCH_8}, arch_sh2_up},
|
| 408 |
|
|
|
| 409 |
|
|
/* 10001101i8p1.... bt/s <bdisp8> */{"bt/s",{A_BDISP8},{HEX_8,HEX_D,BRANCH_8}, arch_sh2_up},
|
| 410 |
|
|
|
| 411 |
|
|
/* 10001111i8p1.... bf.s <bdisp8> */{"bf.s",{A_BDISP8},{HEX_8,HEX_F,BRANCH_8}, arch_sh2_up},
|
| 412 |
|
|
|
| 413 |
|
|
/* 10001111i8p1.... bf/s <bdisp8> */{"bf/s",{A_BDISP8},{HEX_8,HEX_F,BRANCH_8}, arch_sh2_up},
|
| 414 |
|
|
|
| 415 |
|
|
/* 0000000010001000 clrdmxy */{"clrdmxy",{0},{HEX_0,HEX_0,HEX_8,HEX_8}, arch_sh4al_dsp_up},
|
| 416 |
|
|
|
| 417 |
|
|
/* 0000000000101000 clrmac */{"clrmac",{0},{HEX_0,HEX_0,HEX_2,HEX_8}, arch_sh_up},
|
| 418 |
|
|
|
| 419 |
|
|
/* 0000000001001000 clrs */{"clrs",{0},{HEX_0,HEX_0,HEX_4,HEX_8}, arch_sh_up},
|
| 420 |
|
|
|
| 421 |
|
|
/* 0000000000001000 clrt */{"clrt",{0},{HEX_0,HEX_0,HEX_0,HEX_8}, arch_sh_up},
|
| 422 |
|
|
|
| 423 |
|
|
/* 10001000i8*1.... cmp/eq #<imm>,R0 */{"cmp/eq",{A_IMM,A_R0},{HEX_8,HEX_8,IMM0_8}, arch_sh_up},
|
| 424 |
|
|
|
| 425 |
|
|
/* 0011nnnnmmmm0000 cmp/eq <REG_M>,<REG_N>*/{"cmp/eq",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_0}, arch_sh_up},
|
| 426 |
|
|
|
| 427 |
|
|
/* 0011nnnnmmmm0011 cmp/ge <REG_M>,<REG_N>*/{"cmp/ge",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_3}, arch_sh_up},
|
| 428 |
|
|
|
| 429 |
|
|
/* 0011nnnnmmmm0111 cmp/gt <REG_M>,<REG_N>*/{"cmp/gt",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_7}, arch_sh_up},
|
| 430 |
|
|
|
| 431 |
|
|
/* 0011nnnnmmmm0110 cmp/hi <REG_M>,<REG_N>*/{"cmp/hi",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_6}, arch_sh_up},
|
| 432 |
|
|
|
| 433 |
|
|
/* 0011nnnnmmmm0010 cmp/hs <REG_M>,<REG_N>*/{"cmp/hs",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_2}, arch_sh_up},
|
| 434 |
|
|
|
| 435 |
|
|
/* 0100nnnn00010101 cmp/pl <REG_N> */{"cmp/pl",{A_REG_N},{HEX_4,REG_N,HEX_1,HEX_5}, arch_sh_up},
|
| 436 |
|
|
|
| 437 |
|
|
/* 0100nnnn00010001 cmp/pz <REG_N> */{"cmp/pz",{A_REG_N},{HEX_4,REG_N,HEX_1,HEX_1}, arch_sh_up},
|
| 438 |
|
|
|
| 439 |
|
|
/* 0010nnnnmmmm1100 cmp/str <REG_M>,<REG_N>*/{"cmp/str",{ A_REG_M,A_REG_N},{HEX_2,REG_N,REG_M,HEX_C}, arch_sh_up},
|
| 440 |
|
|
|
| 441 |
|
|
/* 0010nnnnmmmm0111 div0s <REG_M>,<REG_N>*/{"div0s",{ A_REG_M,A_REG_N},{HEX_2,REG_N,REG_M,HEX_7}, arch_sh_up},
|
| 442 |
|
|
|
| 443 |
|
|
/* 0000000000011001 div0u */{"div0u",{0},{HEX_0,HEX_0,HEX_1,HEX_9}, arch_sh_up},
|
| 444 |
|
|
|
| 445 |
|
|
/* 0011nnnnmmmm0100 div1 <REG_M>,<REG_N>*/{"div1",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_4}, arch_sh_up},
|
| 446 |
|
|
|
| 447 |
|
|
/* 0110nnnnmmmm1110 exts.b <REG_M>,<REG_N>*/{"exts.b",{ A_REG_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_E}, arch_sh_up},
|
| 448 |
|
|
|
| 449 |
|
|
/* 0110nnnnmmmm1111 exts.w <REG_M>,<REG_N>*/{"exts.w",{ A_REG_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_F}, arch_sh_up},
|
| 450 |
|
|
|
| 451 |
|
|
/* 0110nnnnmmmm1100 extu.b <REG_M>,<REG_N>*/{"extu.b",{ A_REG_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_C}, arch_sh_up},
|
| 452 |
|
|
|
| 453 |
|
|
/* 0110nnnnmmmm1101 extu.w <REG_M>,<REG_N>*/{"extu.w",{ A_REG_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_D}, arch_sh_up},
|
| 454 |
|
|
|
| 455 |
|
|
/* 0000nnnn11100011 icbi @<REG_N> */{"icbi",{A_IND_N},{HEX_0,REG_N,HEX_E,HEX_3}, arch_sh4a_nofpu_up},
|
| 456 |
|
|
|
| 457 |
|
|
/* 0100nnnn00101011 jmp @<REG_N> */{"jmp",{A_IND_N},{HEX_4,REG_N,HEX_2,HEX_B}, arch_sh_up},
|
| 458 |
|
|
|
| 459 |
|
|
/* 0100nnnn00001011 jsr @<REG_N> */{"jsr",{A_IND_N},{HEX_4,REG_N,HEX_0,HEX_B}, arch_sh_up},
|
| 460 |
|
|
|
| 461 |
|
|
/* 0100nnnn00001110 ldc <REG_N>,SR */{"ldc",{A_REG_N,A_SR},{HEX_4,REG_N,HEX_0,HEX_E}, arch_sh_up},
|
| 462 |
|
|
|
| 463 |
|
|
/* 0100nnnn00011110 ldc <REG_N>,GBR */{"ldc",{A_REG_N,A_GBR},{HEX_4,REG_N,HEX_1,HEX_E}, arch_sh_up},
|
| 464 |
|
|
|
| 465 |
|
|
/* 0100nnnn00111010 ldc <REG_N>,SGR */{"ldc",{A_REG_N,A_SGR},{HEX_4,REG_N,HEX_3,HEX_A}, arch_sh4_nommu_nofpu_up},
|
| 466 |
|
|
|
| 467 |
|
|
/* 0100mmmm01001010 ldc <REG_M>,TBR */{"ldc",{A_REG_M,A_TBR},{HEX_4,REG_M,HEX_4,HEX_A}, arch_sh2a_nofpu_up},
|
| 468 |
|
|
|
| 469 |
|
|
/* 0100nnnn00101110 ldc <REG_N>,VBR */{"ldc",{A_REG_N,A_VBR},{HEX_4,REG_N,HEX_2,HEX_E}, arch_sh_up},
|
| 470 |
|
|
|
| 471 |
|
|
/* 0100nnnn01011110 ldc <REG_N>,MOD */{"ldc",{A_REG_N,A_MOD},{HEX_4,REG_N,HEX_5,HEX_E}, arch_sh_dsp_up},
|
| 472 |
|
|
|
| 473 |
|
|
/* 0100nnnn01111110 ldc <REG_N>,RE */{"ldc",{A_REG_N,A_RE},{HEX_4,REG_N,HEX_7,HEX_E}, arch_sh_dsp_up},
|
| 474 |
|
|
|
| 475 |
|
|
/* 0100nnnn01101110 ldc <REG_N>,RS */{"ldc",{A_REG_N,A_RS},{HEX_4,REG_N,HEX_6,HEX_E}, arch_sh_dsp_up},
|
| 476 |
|
|
|
| 477 |
|
|
/* 0100nnnn00111110 ldc <REG_N>,SSR */{"ldc",{A_REG_N,A_SSR},{HEX_4,REG_N,HEX_3,HEX_E}, arch_sh3_nommu_up},
|
| 478 |
|
|
|
| 479 |
|
|
/* 0100nnnn01001110 ldc <REG_N>,SPC */{"ldc",{A_REG_N,A_SPC},{HEX_4,REG_N,HEX_4,HEX_E}, arch_sh3_nommu_up},
|
| 480 |
|
|
|
| 481 |
|
|
/* 0100nnnn11111010 ldc <REG_N>,DBR */{"ldc",{A_REG_N,A_DBR},{HEX_4,REG_N,HEX_F,HEX_A}, arch_sh4_nommu_nofpu_up},
|
| 482 |
|
|
|
| 483 |
|
|
/* 0100nnnn1xxx1110 ldc <REG_N>,Rn_BANK */{"ldc",{A_REG_N,A_REG_B},{HEX_4,REG_N,REG_B,HEX_E}, arch_sh3_nommu_up},
|
| 484 |
|
|
|
| 485 |
|
|
/* 0100nnnn00000111 ldc.l @<REG_N>+,SR */{"ldc.l",{A_INC_N,A_SR},{HEX_4,REG_N,HEX_0,HEX_7}, arch_sh_up},
|
| 486 |
|
|
|
| 487 |
|
|
/* 0100nnnn00010111 ldc.l @<REG_N>+,GBR */{"ldc.l",{A_INC_N,A_GBR},{HEX_4,REG_N,HEX_1,HEX_7}, arch_sh_up},
|
| 488 |
|
|
|
| 489 |
|
|
/* 0100nnnn00100111 ldc.l @<REG_N>+,VBR */{"ldc.l",{A_INC_N,A_VBR},{HEX_4,REG_N,HEX_2,HEX_7}, arch_sh_up},
|
| 490 |
|
|
|
| 491 |
|
|
/* 0100nnnn00110110 ldc.l @<REG_N>+,SGR */{"ldc.l",{A_INC_N,A_SGR},{HEX_4,REG_N,HEX_3,HEX_6}, arch_sh4_nommu_nofpu_up},
|
| 492 |
|
|
|
| 493 |
|
|
/* 0100nnnn01010111 ldc.l @<REG_N>+,MOD */{"ldc.l",{A_INC_N,A_MOD},{HEX_4,REG_N,HEX_5,HEX_7}, arch_sh_dsp_up},
|
| 494 |
|
|
|
| 495 |
|
|
/* 0100nnnn01110111 ldc.l @<REG_N>+,RE */{"ldc.l",{A_INC_N,A_RE},{HEX_4,REG_N,HEX_7,HEX_7}, arch_sh_dsp_up},
|
| 496 |
|
|
|
| 497 |
|
|
/* 0100nnnn01100111 ldc.l @<REG_N>+,RS */{"ldc.l",{A_INC_N,A_RS},{HEX_4,REG_N,HEX_6,HEX_7}, arch_sh_dsp_up},
|
| 498 |
|
|
|
| 499 |
|
|
/* 0100nnnn00110111 ldc.l @<REG_N>+,SSR */{"ldc.l",{A_INC_N,A_SSR},{HEX_4,REG_N,HEX_3,HEX_7}, arch_sh3_nommu_up},
|
| 500 |
|
|
|
| 501 |
|
|
/* 0100nnnn01000111 ldc.l @<REG_N>+,SPC */{"ldc.l",{A_INC_N,A_SPC},{HEX_4,REG_N,HEX_4,HEX_7}, arch_sh3_nommu_up},
|
| 502 |
|
|
|
| 503 |
|
|
/* 0100nnnn11110110 ldc.l @<REG_N>+,DBR */{"ldc.l",{A_INC_N,A_DBR},{HEX_4,REG_N,HEX_F,HEX_6}, arch_sh4_nommu_nofpu_up},
|
| 504 |
|
|
|
| 505 |
|
|
/* 0100nnnn1xxx0111 ldc.l @<REG_N>+,Rn_BANK */{"ldc.l",{A_INC_N,A_REG_B},{HEX_4,REG_N,REG_B,HEX_7}, arch_sh3_nommu_up},
|
| 506 |
|
|
|
| 507 |
|
|
/* 0100mmmm00110100 ldrc <REG_M> */{"ldrc",{A_REG_M},{HEX_4,REG_M,HEX_3,HEX_4}, arch_sh4al_dsp_up},
|
| 508 |
|
|
/* 10001010i8*1.... ldrc #<imm> */{"ldrc",{A_IMM},{HEX_8,HEX_A,IMM0_8}, arch_sh4al_dsp_up},
|
| 509 |
|
|
|
| 510 |
|
|
/* 10001110i8p2.... ldre @(<disp>,PC) */{"ldre",{A_DISP_PC},{HEX_8,HEX_E,PCRELIMM_8BY2}, arch_sh_dsp_up},
|
| 511 |
|
|
|
| 512 |
|
|
/* 10001100i8p2.... ldrs @(<disp>,PC) */{"ldrs",{A_DISP_PC},{HEX_8,HEX_C,PCRELIMM_8BY2}, arch_sh_dsp_up},
|
| 513 |
|
|
|
| 514 |
|
|
/* 0100nnnn00001010 lds <REG_N>,MACH */{"lds",{A_REG_N,A_MACH},{HEX_4,REG_N,HEX_0,HEX_A}, arch_sh_up},
|
| 515 |
|
|
|
| 516 |
|
|
/* 0100nnnn00011010 lds <REG_N>,MACL */{"lds",{A_REG_N,A_MACL},{HEX_4,REG_N,HEX_1,HEX_A}, arch_sh_up},
|
| 517 |
|
|
|
| 518 |
|
|
/* 0100nnnn00101010 lds <REG_N>,PR */{"lds",{A_REG_N,A_PR},{HEX_4,REG_N,HEX_2,HEX_A}, arch_sh_up},
|
| 519 |
|
|
|
| 520 |
|
|
/* 0100nnnn01101010 lds <REG_N>,DSR */{"lds",{A_REG_N,A_DSR},{HEX_4,REG_N,HEX_6,HEX_A}, arch_sh_dsp_up},
|
| 521 |
|
|
|
| 522 |
|
|
/* 0100nnnn01111010 lds <REG_N>,A0 */{"lds",{A_REG_N,A_A0},{HEX_4,REG_N,HEX_7,HEX_A}, arch_sh_dsp_up},
|
| 523 |
|
|
|
| 524 |
|
|
/* 0100nnnn10001010 lds <REG_N>,X0 */{"lds",{A_REG_N,A_X0},{HEX_4,REG_N,HEX_8,HEX_A}, arch_sh_dsp_up},
|
| 525 |
|
|
|
| 526 |
|
|
/* 0100nnnn10011010 lds <REG_N>,X1 */{"lds",{A_REG_N,A_X1},{HEX_4,REG_N,HEX_9,HEX_A}, arch_sh_dsp_up},
|
| 527 |
|
|
|
| 528 |
|
|
/* 0100nnnn10101010 lds <REG_N>,Y0 */{"lds",{A_REG_N,A_Y0},{HEX_4,REG_N,HEX_A,HEX_A}, arch_sh_dsp_up},
|
| 529 |
|
|
|
| 530 |
|
|
/* 0100nnnn10111010 lds <REG_N>,Y1 */{"lds",{A_REG_N,A_Y1},{HEX_4,REG_N,HEX_B,HEX_A}, arch_sh_dsp_up},
|
| 531 |
|
|
|
| 532 |
|
|
/* 0100nnnn01011010 lds <REG_N>,FPUL */{"lds",{A_REG_M,FPUL_N},{HEX_4,REG_M,HEX_5,HEX_A}, arch_sh2e_up},
|
| 533 |
|
|
|
| 534 |
|
|
/* 0100nnnn01101010 lds <REG_M>,FPSCR */{"lds",{A_REG_M,FPSCR_N},{HEX_4,REG_M,HEX_6,HEX_A}, arch_sh2e_up},
|
| 535 |
|
|
|
| 536 |
|
|
/* 0100nnnn00000110 lds.l @<REG_N>+,MACH*/{"lds.l",{A_INC_N,A_MACH},{HEX_4,REG_N,HEX_0,HEX_6}, arch_sh_up},
|
| 537 |
|
|
|
| 538 |
|
|
/* 0100nnnn00010110 lds.l @<REG_N>+,MACL*/{"lds.l",{A_INC_N,A_MACL},{HEX_4,REG_N,HEX_1,HEX_6}, arch_sh_up},
|
| 539 |
|
|
|
| 540 |
|
|
/* 0100nnnn00100110 lds.l @<REG_N>+,PR */{"lds.l",{A_INC_N,A_PR},{HEX_4,REG_N,HEX_2,HEX_6}, arch_sh_up},
|
| 541 |
|
|
|
| 542 |
|
|
/* 0100nnnn01100110 lds.l @<REG_N>+,DSR */{"lds.l",{A_INC_N,A_DSR},{HEX_4,REG_N,HEX_6,HEX_6}, arch_sh_dsp_up},
|
| 543 |
|
|
|
| 544 |
|
|
/* 0100nnnn01110110 lds.l @<REG_N>+,A0 */{"lds.l",{A_INC_N,A_A0},{HEX_4,REG_N,HEX_7,HEX_6}, arch_sh_dsp_up},
|
| 545 |
|
|
|
| 546 |
|
|
/* 0100nnnn10000110 lds.l @<REG_N>+,X0 */{"lds.l",{A_INC_N,A_X0},{HEX_4,REG_N,HEX_8,HEX_6}, arch_sh_dsp_up},
|
| 547 |
|
|
|
| 548 |
|
|
/* 0100nnnn10010110 lds.l @<REG_N>+,X1 */{"lds.l",{A_INC_N,A_X1},{HEX_4,REG_N,HEX_9,HEX_6}, arch_sh_dsp_up},
|
| 549 |
|
|
|
| 550 |
|
|
/* 0100nnnn10100110 lds.l @<REG_N>+,Y0 */{"lds.l",{A_INC_N,A_Y0},{HEX_4,REG_N,HEX_A,HEX_6}, arch_sh_dsp_up},
|
| 551 |
|
|
|
| 552 |
|
|
/* 0100nnnn10110110 lds.l @<REG_N>+,Y1 */{"lds.l",{A_INC_N,A_Y1},{HEX_4,REG_N,HEX_B,HEX_6}, arch_sh_dsp_up},
|
| 553 |
|
|
|
| 554 |
|
|
/* 0100nnnn01010110 lds.l @<REG_M>+,FPUL*/{"lds.l",{A_INC_M,FPUL_N},{HEX_4,REG_M,HEX_5,HEX_6}, arch_sh2e_up},
|
| 555 |
|
|
|
| 556 |
|
|
/* 0100nnnn01100110 lds.l @<REG_M>+,FPSCR*/{"lds.l",{A_INC_M,FPSCR_N},{HEX_4,REG_M,HEX_6,HEX_6}, arch_sh2e_up},
|
| 557 |
|
|
|
| 558 |
|
|
/* 0000000000111000 ldtlb */{"ldtlb",{0},{HEX_0,HEX_0,HEX_3,HEX_8}, arch_sh3_up},
|
| 559 |
|
|
|
| 560 |
|
|
/* 0100nnnnmmmm1111 mac.w @<REG_M>+,@<REG_N>+*/{"mac.w",{A_INC_M,A_INC_N},{HEX_4,REG_N,REG_M,HEX_F}, arch_sh_up},
|
| 561 |
|
|
|
| 562 |
|
|
/* 1110nnnni8*1.... mov #<imm>,<REG_N> */{"mov",{A_IMM,A_REG_N},{HEX_E,REG_N,IMM0_8}, arch_sh_up},
|
| 563 |
|
|
|
| 564 |
|
|
/* 0110nnnnmmmm0011 mov <REG_M>,<REG_N> */{"mov",{ A_REG_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_3}, arch_sh_up},
|
| 565 |
|
|
|
| 566 |
|
|
/* 0000nnnnmmmm0100 mov.b <REG_M>,@(R0,<REG_N>)*/{"mov.b",{ A_REG_M,A_IND_R0_REG_N},{HEX_0,REG_N,REG_M,HEX_4}, arch_sh_up},
|
| 567 |
|
|
|
| 568 |
|
|
/* 0010nnnnmmmm0100 mov.b <REG_M>,@-<REG_N>*/{"mov.b",{ A_REG_M,A_DEC_N},{HEX_2,REG_N,REG_M,HEX_4}, arch_sh_up},
|
| 569 |
|
|
|
| 570 |
|
|
/* 0010nnnnmmmm0000 mov.b <REG_M>,@<REG_N>*/{"mov.b",{ A_REG_M,A_IND_N},{HEX_2,REG_N,REG_M,HEX_0}, arch_sh_up},
|
| 571 |
|
|
|
| 572 |
|
|
/* 10000100mmmmi4*1 mov.b @(<disp>,<REG_M>),R0*/{"mov.b",{A_DISP_REG_M,A_R0},{HEX_8,HEX_4,REG_M,IMM0_4}, arch_sh_up},
|
| 573 |
|
|
|
| 574 |
|
|
/* 11000100i8*1.... mov.b @(<disp>,GBR),R0*/{"mov.b",{A_DISP_GBR,A_R0},{HEX_C,HEX_4,IMM0_8}, arch_sh_up},
|
| 575 |
|
|
|
| 576 |
|
|
/* 0000nnnnmmmm1100 mov.b @(R0,<REG_M>),<REG_N>*/{"mov.b",{A_IND_R0_REG_M,A_REG_N},{HEX_0,REG_N,REG_M,HEX_C}, arch_sh_up},
|
| 577 |
|
|
|
| 578 |
|
|
/* 0110nnnnmmmm0100 mov.b @<REG_M>+,<REG_N>*/{"mov.b",{A_INC_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_4}, arch_sh_up},
|
| 579 |
|
|
|
| 580 |
|
|
/* 0110nnnnmmmm0000 mov.b @<REG_M>,<REG_N>*/{"mov.b",{A_IND_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_0}, arch_sh_up},
|
| 581 |
|
|
|
| 582 |
|
|
/* 10000000mmmmi4*1 mov.b R0,@(<disp>,<REG_M>)*/{"mov.b",{A_R0,A_DISP_REG_M},{HEX_8,HEX_0,REG_M,IMM1_4}, arch_sh_up},
|
| 583 |
|
|
|
| 584 |
|
|
/* 11000000i8*1.... mov.b R0,@(<disp>,GBR)*/{"mov.b",{A_R0,A_DISP_GBR},{HEX_C,HEX_0,IMM1_8}, arch_sh_up},
|
| 585 |
|
|
|
| 586 |
|
|
/* 0100nnnn10001011 mov.b R0,@<REG_N>+ */{"mov.b",{A_R0,A_INC_N},{HEX_4,REG_N,HEX_8,HEX_B}, arch_sh2a_nofpu_up},
|
| 587 |
|
|
/* 0100nnnn11001011 mov.b @-<REG_M>,R0 */{"mov.b",{A_DEC_M,A_R0},{HEX_4,REG_M,HEX_C,HEX_B}, arch_sh2a_nofpu_up},
|
| 588 |
|
|
/* 0011nnnnmmmm0001 0000dddddddddddd mov.b <REG_M>,@(<DISP12>,<REG_N>) */
|
| 589 |
|
|
{"mov.b",{A_REG_M,A_DISP_REG_N},{HEX_3,REG_N,REG_M,HEX_1,HEX_0,DISP1_12}, arch_sh2a_nofpu_up | arch_op32},
|
| 590 |
|
|
/* 0011nnnnmmmm0001 0100dddddddddddd mov.b @(<DISP12>,<REG_M>),<REG_N> */
|
| 591 |
|
|
{"mov.b",{A_DISP_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_1,HEX_4,DISP0_12}, arch_sh2a_nofpu_up | arch_op32},
|
| 592 |
|
|
/* 0001nnnnmmmmi4*4 mov.l <REG_M>,@(<disp>,<REG_N>)*/{"mov.l",{ A_REG_M,A_DISP_REG_N},{HEX_1,REG_N,REG_M,IMM1_4BY4}, arch_sh_up},
|
| 593 |
|
|
|
| 594 |
|
|
/* 0000nnnnmmmm0110 mov.l <REG_M>,@(R0,<REG_N>)*/{"mov.l",{ A_REG_M,A_IND_R0_REG_N},{HEX_0,REG_N,REG_M,HEX_6}, arch_sh_up},
|
| 595 |
|
|
|
| 596 |
|
|
/* 0010nnnnmmmm0110 mov.l <REG_M>,@-<REG_N>*/{"mov.l",{ A_REG_M,A_DEC_N},{HEX_2,REG_N,REG_M,HEX_6}, arch_sh_up},
|
| 597 |
|
|
|
| 598 |
|
|
/* 0010nnnnmmmm0010 mov.l <REG_M>,@<REG_N>*/{"mov.l",{ A_REG_M,A_IND_N},{HEX_2,REG_N,REG_M,HEX_2}, arch_sh_up},
|
| 599 |
|
|
|
| 600 |
|
|
/* 0101nnnnmmmmi4*4 mov.l @(<disp>,<REG_M>),<REG_N>*/{"mov.l",{A_DISP_REG_M,A_REG_N},{HEX_5,REG_N,REG_M,IMM0_4BY4}, arch_sh_up},
|
| 601 |
|
|
|
| 602 |
|
|
/* 11000110i8*4.... mov.l @(<disp>,GBR),R0*/{"mov.l",{A_DISP_GBR,A_R0},{HEX_C,HEX_6,IMM0_8BY4}, arch_sh_up},
|
| 603 |
|
|
|
| 604 |
|
|
/* 1101nnnni8p4.... mov.l @(<disp>,PC),<REG_N>*/{"mov.l",{A_DISP_PC,A_REG_N},{HEX_D,REG_N,PCRELIMM_8BY4}, arch_sh_up},
|
| 605 |
|
|
|
| 606 |
|
|
/* 0000nnnnmmmm1110 mov.l @(R0,<REG_M>),<REG_N>*/{"mov.l",{A_IND_R0_REG_M,A_REG_N},{HEX_0,REG_N,REG_M,HEX_E}, arch_sh_up},
|
| 607 |
|
|
|
| 608 |
|
|
/* 0110nnnnmmmm0110 mov.l @<REG_M>+,<REG_N>*/{"mov.l",{A_INC_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_6}, arch_sh_up},
|
| 609 |
|
|
|
| 610 |
|
|
/* 0110nnnnmmmm0010 mov.l @<REG_M>,<REG_N>*/{"mov.l",{A_IND_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_2}, arch_sh_up},
|
| 611 |
|
|
|
| 612 |
|
|
/* 11000010i8*4.... mov.l R0,@(<disp>,GBR)*/{"mov.l",{A_R0,A_DISP_GBR},{HEX_C,HEX_2,IMM1_8BY4}, arch_sh_up},
|
| 613 |
|
|
|
| 614 |
|
|
/* 0100nnnn10101011 mov.l R0,@<REG_N>+ */{"mov.l",{A_R0,A_INC_N},{HEX_4,REG_N,HEX_A,HEX_B}, arch_sh2a_nofpu_up},
|
| 615 |
|
|
/* 0100nnnn11001011 mov.l @-<REG_M>,R0 */{"mov.l",{A_DEC_M,A_R0},{HEX_4,REG_M,HEX_E,HEX_B}, arch_sh2a_nofpu_up},
|
| 616 |
|
|
/* 0011nnnnmmmm0001 0010dddddddddddd mov.l <REG_M>,@(<DISP12>,<REG_N>) */
|
| 617 |
|
|
{"mov.l",{A_REG_M,A_DISP_REG_N},{HEX_3,REG_N,REG_M,HEX_1,HEX_2,DISP1_12BY4}, arch_sh2a_nofpu_up | arch_op32},
|
| 618 |
|
|
/* 0011nnnnmmmm0001 0110dddddddddddd mov.l @(<DISP12>,<REG_M>),<REG_N> */
|
| 619 |
|
|
{"mov.l",{A_DISP_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_1,HEX_6,DISP0_12BY4}, arch_sh2a_nofpu_up | arch_op32},
|
| 620 |
|
|
/* 0000nnnnmmmm0101 mov.w <REG_M>,@(R0,<REG_N>)*/{"mov.w",{ A_REG_M,A_IND_R0_REG_N},{HEX_0,REG_N,REG_M,HEX_5}, arch_sh_up},
|
| 621 |
|
|
|
| 622 |
|
|
/* 0010nnnnmmmm0101 mov.w <REG_M>,@-<REG_N>*/{"mov.w",{ A_REG_M,A_DEC_N},{HEX_2,REG_N,REG_M,HEX_5}, arch_sh_up},
|
| 623 |
|
|
|
| 624 |
|
|
/* 0010nnnnmmmm0001 mov.w <REG_M>,@<REG_N>*/{"mov.w",{ A_REG_M,A_IND_N},{HEX_2,REG_N,REG_M,HEX_1}, arch_sh_up},
|
| 625 |
|
|
|
| 626 |
|
|
/* 10000101mmmmi4*2 mov.w @(<disp>,<REG_M>),R0*/{"mov.w",{A_DISP_REG_M,A_R0},{HEX_8,HEX_5,REG_M,IMM0_4BY2}, arch_sh_up},
|
| 627 |
|
|
|
| 628 |
|
|
/* 11000101i8*2.... mov.w @(<disp>,GBR),R0*/{"mov.w",{A_DISP_GBR,A_R0},{HEX_C,HEX_5,IMM0_8BY2}, arch_sh_up},
|
| 629 |
|
|
|
| 630 |
|
|
/* 1001nnnni8p2.... mov.w @(<disp>,PC),<REG_N>*/{"mov.w",{A_DISP_PC,A_REG_N},{HEX_9,REG_N,PCRELIMM_8BY2}, arch_sh_up},
|
| 631 |
|
|
|
| 632 |
|
|
/* 0000nnnnmmmm1101 mov.w @(R0,<REG_M>),<REG_N>*/{"mov.w",{A_IND_R0_REG_M,A_REG_N},{HEX_0,REG_N,REG_M,HEX_D}, arch_sh_up},
|
| 633 |
|
|
|
| 634 |
|
|
/* 0110nnnnmmmm0101 mov.w @<REG_M>+,<REG_N>*/{"mov.w",{A_INC_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_5}, arch_sh_up},
|
| 635 |
|
|
|
| 636 |
|
|
/* 0110nnnnmmmm0001 mov.w @<REG_M>,<REG_N>*/{"mov.w",{A_IND_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_1}, arch_sh_up},
|
| 637 |
|
|
|
| 638 |
|
|
/* 10000001mmmmi4*2 mov.w R0,@(<disp>,<REG_M>)*/{"mov.w",{A_R0,A_DISP_REG_M},{HEX_8,HEX_1,REG_M,IMM1_4BY2}, arch_sh_up},
|
| 639 |
|
|
|
| 640 |
|
|
/* 11000001i8*2.... mov.w R0,@(<disp>,GBR)*/{"mov.w",{A_R0,A_DISP_GBR},{HEX_C,HEX_1,IMM1_8BY2}, arch_sh_up},
|
| 641 |
|
|
|
| 642 |
|
|
/* 0100nnnn10011011 mov.w R0,@<REG_N>+ */{"mov.w",{A_R0,A_INC_N},{HEX_4,REG_N,HEX_9,HEX_B}, arch_sh2a_nofpu_up},
|
| 643 |
|
|
/* 0100nnnn11011011 mov.w @-<REG_M>,R0 */{"mov.w",{A_DEC_M,A_R0},{HEX_4,REG_M,HEX_D,HEX_B}, arch_sh2a_nofpu_up},
|
| 644 |
|
|
/* 0011nnnnmmmm0001 0001dddddddddddd mov.w <REG_M>,@(<DISP12>,<REG_N>) */
|
| 645 |
|
|
{"mov.w",{A_REG_M,A_DISP_REG_N},{HEX_3,REG_N,REG_M,HEX_1,HEX_1,DISP1_12BY2}, arch_sh2a_nofpu_up | arch_op32},
|
| 646 |
|
|
/* 0011nnnnmmmm0001 0101dddddddddddd mov.w @(<DISP12>,<REG_M>),<REG_N> */
|
| 647 |
|
|
{"mov.w",{A_DISP_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_1,HEX_5,DISP0_12BY2}, arch_sh2a_nofpu_up | arch_op32},
|
| 648 |
|
|
/* 11000111i8p4.... mova @(<disp>,PC),R0*/{"mova",{A_DISP_PC,A_R0},{HEX_C,HEX_7,PCRELIMM_8BY4}, arch_sh_up},
|
| 649 |
|
|
/* 0000nnnn11000011 movca.l R0,@<REG_N> */{"movca.l",{A_R0,A_IND_N},{HEX_0,REG_N,HEX_C,HEX_3}, arch_sh4_nommu_nofpu_up},
|
| 650 |
|
|
|
| 651 |
|
|
/* 0000nnnn01110011 movco.l r0,@<REG_N> */{"movco.l",{A_R0,A_IND_N},{HEX_0,REG_N,HEX_7,HEX_3}, arch_sh4a_nofpu_up},
|
| 652 |
|
|
/* 0000mmmm01100011 movli.l @<REG_M>,r0 */{"movli.l",{A_IND_M,A_R0},{HEX_0,REG_M,HEX_6,HEX_3}, arch_sh4a_nofpu_up},
|
| 653 |
|
|
|
| 654 |
|
|
/* 0000nnnn00101001 movt <REG_N> */{"movt",{A_REG_N},{HEX_0,REG_N,HEX_2,HEX_9}, arch_sh_up},
|
| 655 |
|
|
|
| 656 |
|
|
/* 0100mmmm10101001 movua.l @<REG_M>,r0 */{"movua.l",{A_IND_M,A_R0},{HEX_4,REG_M,HEX_A,HEX_9}, arch_sh4a_nofpu_up},
|
| 657 |
|
|
/* 0100mmmm11101001 movua.l @<REG_M>+,r0 */{"movua.l",{A_INC_M,A_R0},{HEX_4,REG_M,HEX_E,HEX_9}, arch_sh4a_nofpu_up},
|
| 658 |
|
|
|
| 659 |
|
|
/* 0010nnnnmmmm1111 muls.w <REG_M>,<REG_N>*/{"muls.w",{ A_REG_M,A_REG_N},{HEX_2,REG_N,REG_M,HEX_F}, arch_sh_up},
|
| 660 |
|
|
/* 0010nnnnmmmm1111 muls <REG_M>,<REG_N>*/{"muls",{ A_REG_M,A_REG_N},{HEX_2,REG_N,REG_M,HEX_F}, arch_sh_up},
|
| 661 |
|
|
|
| 662 |
|
|
/* 0000nnnnmmmm0111 mul.l <REG_M>,<REG_N>*/{"mul.l",{ A_REG_M,A_REG_N},{HEX_0,REG_N,REG_M,HEX_7}, arch_sh2_up},
|
| 663 |
|
|
|
| 664 |
|
|
/* 0010nnnnmmmm1110 mulu.w <REG_M>,<REG_N>*/{"mulu.w",{ A_REG_M,A_REG_N},{HEX_2,REG_N,REG_M,HEX_E}, arch_sh_up},
|
| 665 |
|
|
/* 0010nnnnmmmm1110 mulu <REG_M>,<REG_N>*/{"mulu",{ A_REG_M,A_REG_N},{HEX_2,REG_N,REG_M,HEX_E}, arch_sh_up},
|
| 666 |
|
|
|
| 667 |
|
|
/* 0110nnnnmmmm1011 neg <REG_M>,<REG_N> */{"neg",{ A_REG_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_B}, arch_sh_up},
|
| 668 |
|
|
|
| 669 |
|
|
/* 0110nnnnmmmm1010 negc <REG_M>,<REG_N>*/{"negc",{ A_REG_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_A}, arch_sh_up},
|
| 670 |
|
|
|
| 671 |
|
|
/* 0000000000001001 nop */{"nop",{0},{HEX_0,HEX_0,HEX_0,HEX_9}, arch_sh_up},
|
| 672 |
|
|
|
| 673 |
|
|
/* 0110nnnnmmmm0111 not <REG_M>,<REG_N> */{"not",{ A_REG_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_7}, arch_sh_up},
|
| 674 |
|
|
/* 0000nnnn10010011 ocbi @<REG_N> */{"ocbi",{A_IND_N},{HEX_0,REG_N,HEX_9,HEX_3}, arch_sh4_nommu_nofpu_up},
|
| 675 |
|
|
|
| 676 |
|
|
/* 0000nnnn10100011 ocbp @<REG_N> */{"ocbp",{A_IND_N},{HEX_0,REG_N,HEX_A,HEX_3}, arch_sh4_nommu_nofpu_up},
|
| 677 |
|
|
|
| 678 |
|
|
/* 0000nnnn10110011 ocbwb @<REG_N> */{"ocbwb",{A_IND_N},{HEX_0,REG_N,HEX_B,HEX_3}, arch_sh4_nommu_nofpu_up},
|
| 679 |
|
|
|
| 680 |
|
|
|
| 681 |
|
|
/* 11001011i8*1.... or #<imm>,R0 */{"or",{A_IMM,A_R0},{HEX_C,HEX_B,IMM0_8}, arch_sh_up},
|
| 682 |
|
|
|
| 683 |
|
|
/* 0010nnnnmmmm1011 or <REG_M>,<REG_N> */{"or",{ A_REG_M,A_REG_N},{HEX_2,REG_N,REG_M,HEX_B}, arch_sh_up},
|
| 684 |
|
|
|
| 685 |
|
|
/* 11001111i8*1.... or.b #<imm>,@(R0,GBR)*/{"or.b",{A_IMM,A_R0_GBR},{HEX_C,HEX_F,IMM0_8}, arch_sh_up},
|
| 686 |
|
|
|
| 687 |
|
|
/* 0000nnnn10000011 pref @<REG_N> */{"pref",{A_IND_N},{HEX_0,REG_N,HEX_8,HEX_3}, arch_sh2a_nofpu_or_sh4_nommu_nofpu_up},
|
| 688 |
|
|
|
| 689 |
|
|
/* 0000nnnn11010011 prefi @<REG_N> */{"prefi",{A_IND_N},{HEX_0,REG_N,HEX_D,HEX_3}, arch_sh4a_nofpu_up},
|
| 690 |
|
|
|
| 691 |
|
|
/* 0100nnnn00100100 rotcl <REG_N> */{"rotcl",{A_REG_N},{HEX_4,REG_N,HEX_2,HEX_4}, arch_sh_up},
|
| 692 |
|
|
|
| 693 |
|
|
/* 0100nnnn00100101 rotcr <REG_N> */{"rotcr",{A_REG_N},{HEX_4,REG_N,HEX_2,HEX_5}, arch_sh_up},
|
| 694 |
|
|
|
| 695 |
|
|
/* 0100nnnn00000100 rotl <REG_N> */{"rotl",{A_REG_N},{HEX_4,REG_N,HEX_0,HEX_4}, arch_sh_up},
|
| 696 |
|
|
|
| 697 |
|
|
/* 0100nnnn00000101 rotr <REG_N> */{"rotr",{A_REG_N},{HEX_4,REG_N,HEX_0,HEX_5}, arch_sh_up},
|
| 698 |
|
|
|
| 699 |
|
|
/* 0000000000101011 rte */{"rte",{0},{HEX_0,HEX_0,HEX_2,HEX_B}, arch_sh_up},
|
| 700 |
|
|
|
| 701 |
|
|
/* 0000000000001011 rts */{"rts",{0},{HEX_0,HEX_0,HEX_0,HEX_B}, arch_sh_up},
|
| 702 |
|
|
|
| 703 |
|
|
/* 0000000010011000 setdmx */{"setdmx",{0},{HEX_0,HEX_0,HEX_9,HEX_8}, arch_sh4al_dsp_up},
|
| 704 |
|
|
/* 0000000011001000 setdmy */{"setdmy",{0},{HEX_0,HEX_0,HEX_C,HEX_8}, arch_sh4al_dsp_up},
|
| 705 |
|
|
|
| 706 |
|
|
/* 0000000001011000 sets */{"sets",{0},{HEX_0,HEX_0,HEX_5,HEX_8}, arch_sh_up},
|
| 707 |
|
|
/* 0000000000011000 sett */{"sett",{0},{HEX_0,HEX_0,HEX_1,HEX_8}, arch_sh_up},
|
| 708 |
|
|
|
| 709 |
|
|
/* 0100nnnn00010100 setrc <REG_N> */{"setrc",{A_REG_N},{HEX_4,REG_N,HEX_1,HEX_4}, arch_sh_dsp_up},
|
| 710 |
|
|
|
| 711 |
|
|
/* 10000010i8*1.... setrc #<imm> */{"setrc",{A_IMM},{HEX_8,HEX_2,IMM0_8}, arch_sh_dsp_up},
|
| 712 |
|
|
|
| 713 |
|
|
/* repeat start end <REG_N> */{"repeat",{A_DISP_PC,A_DISP_PC,A_REG_N},{REPEAT,REG_N,HEX_1,HEX_4}, arch_sh_dsp_up},
|
| 714 |
|
|
|
| 715 |
|
|
/* repeat start end #<imm> */{"repeat",{A_DISP_PC,A_DISP_PC,A_IMM},{REPEAT,HEX_2,IMM0_8,HEX_8}, arch_sh_dsp_up},
|
| 716 |
|
|
|
| 717 |
|
|
/* 0100nnnnmmmm1100 shad <REG_M>,<REG_N>*/{"shad",{ A_REG_M,A_REG_N},{HEX_4,REG_N,REG_M,HEX_C}, arch_sh2a_nofpu_or_sh3_nommu_up},
|
| 718 |
|
|
|
| 719 |
|
|
/* 0100nnnnmmmm1101 shld <REG_M>,<REG_N>*/{"shld",{ A_REG_M,A_REG_N},{HEX_4,REG_N,REG_M,HEX_D}, arch_sh2a_nofpu_or_sh3_nommu_up},
|
| 720 |
|
|
|
| 721 |
|
|
/* 0100nnnn00100000 shal <REG_N> */{"shal",{A_REG_N},{HEX_4,REG_N,HEX_2,HEX_0}, arch_sh_up},
|
| 722 |
|
|
|
| 723 |
|
|
/* 0100nnnn00100001 shar <REG_N> */{"shar",{A_REG_N},{HEX_4,REG_N,HEX_2,HEX_1}, arch_sh_up},
|
| 724 |
|
|
|
| 725 |
|
|
/* 0100nnnn00000000 shll <REG_N> */{"shll",{A_REG_N},{HEX_4,REG_N,HEX_0,HEX_0}, arch_sh_up},
|
| 726 |
|
|
|
| 727 |
|
|
/* 0100nnnn00101000 shll16 <REG_N> */{"shll16",{A_REG_N},{HEX_4,REG_N,HEX_2,HEX_8}, arch_sh_up},
|
| 728 |
|
|
|
| 729 |
|
|
/* 0100nnnn00001000 shll2 <REG_N> */{"shll2",{A_REG_N},{HEX_4,REG_N,HEX_0,HEX_8}, arch_sh_up},
|
| 730 |
|
|
|
| 731 |
|
|
/* 0100nnnn00011000 shll8 <REG_N> */{"shll8",{A_REG_N},{HEX_4,REG_N,HEX_1,HEX_8}, arch_sh_up},
|
| 732 |
|
|
|
| 733 |
|
|
/* 0100nnnn00000001 shlr <REG_N> */{"shlr",{A_REG_N},{HEX_4,REG_N,HEX_0,HEX_1}, arch_sh_up},
|
| 734 |
|
|
|
| 735 |
|
|
/* 0100nnnn00101001 shlr16 <REG_N> */{"shlr16",{A_REG_N},{HEX_4,REG_N,HEX_2,HEX_9}, arch_sh_up},
|
| 736 |
|
|
|
| 737 |
|
|
/* 0100nnnn00001001 shlr2 <REG_N> */{"shlr2",{A_REG_N},{HEX_4,REG_N,HEX_0,HEX_9}, arch_sh_up},
|
| 738 |
|
|
|
| 739 |
|
|
/* 0100nnnn00011001 shlr8 <REG_N> */{"shlr8",{A_REG_N},{HEX_4,REG_N,HEX_1,HEX_9}, arch_sh_up},
|
| 740 |
|
|
|
| 741 |
|
|
/* 0000000000011011 sleep */{"sleep",{0},{HEX_0,HEX_0,HEX_1,HEX_B}, arch_sh_up},
|
| 742 |
|
|
|
| 743 |
|
|
/* 0000nnnn00000010 stc SR,<REG_N> */{"stc",{A_SR,A_REG_N},{HEX_0,REG_N,HEX_0,HEX_2}, arch_sh_up},
|
| 744 |
|
|
|
| 745 |
|
|
/* 0000nnnn00010010 stc GBR,<REG_N> */{"stc",{A_GBR,A_REG_N},{HEX_0,REG_N,HEX_1,HEX_2}, arch_sh_up},
|
| 746 |
|
|
|
| 747 |
|
|
/* 0000nnnn00100010 stc VBR,<REG_N> */{"stc",{A_VBR,A_REG_N},{HEX_0,REG_N,HEX_2,HEX_2}, arch_sh_up},
|
| 748 |
|
|
|
| 749 |
|
|
/* 0000nnnn01010010 stc MOD,<REG_N> */{"stc",{A_MOD,A_REG_N},{HEX_0,REG_N,HEX_5,HEX_2}, arch_sh_dsp_up},
|
| 750 |
|
|
|
| 751 |
|
|
/* 0000nnnn01110010 stc RE,<REG_N> */{"stc",{A_RE,A_REG_N},{HEX_0,REG_N,HEX_7,HEX_2}, arch_sh_dsp_up},
|
| 752 |
|
|
|
| 753 |
|
|
/* 0000nnnn01100010 stc RS,<REG_N> */{"stc",{A_RS,A_REG_N},{HEX_0,REG_N,HEX_6,HEX_2}, arch_sh_dsp_up},
|
| 754 |
|
|
|
| 755 |
|
|
/* 0000nnnn00110010 stc SSR,<REG_N> */{"stc",{A_SSR,A_REG_N},{HEX_0,REG_N,HEX_3,HEX_2}, arch_sh3_nommu_up},
|
| 756 |
|
|
|
| 757 |
|
|
/* 0000nnnn01000010 stc SPC,<REG_N> */{"stc",{A_SPC,A_REG_N},{HEX_0,REG_N,HEX_4,HEX_2}, arch_sh3_nommu_up},
|
| 758 |
|
|
|
| 759 |
|
|
/* 0000nnnn00111010 stc SGR,<REG_N> */{"stc",{A_SGR,A_REG_N},{HEX_0,REG_N,HEX_3,HEX_A}, arch_sh4_nommu_nofpu_up},
|
| 760 |
|
|
|
| 761 |
|
|
/* 0000nnnn11111010 stc DBR,<REG_N> */{"stc",{A_DBR,A_REG_N},{HEX_0,REG_N,HEX_F,HEX_A}, arch_sh4_nommu_nofpu_up},
|
| 762 |
|
|
|
| 763 |
|
|
/* 0000nnnn1xxx0010 stc Rn_BANK,<REG_N> */{"stc",{A_REG_B,A_REG_N},{HEX_0,REG_N,REG_B,HEX_2}, arch_sh3_nommu_up},
|
| 764 |
|
|
|
| 765 |
|
|
/* 0000nnnn01001010 stc TBR,<REG_N> */ {"stc",{A_TBR,A_REG_N},{HEX_0,REG_N,HEX_4,HEX_A}, arch_sh2a_nofpu_up},
|
| 766 |
|
|
|
| 767 |
|
|
/* 0100nnnn00000011 stc.l SR,@-<REG_N> */{"stc.l",{A_SR,A_DEC_N},{HEX_4,REG_N,HEX_0,HEX_3}, arch_sh_up},
|
| 768 |
|
|
|
| 769 |
|
|
/* 0100nnnn00100011 stc.l VBR,@-<REG_N> */{"stc.l",{A_VBR,A_DEC_N},{HEX_4,REG_N,HEX_2,HEX_3}, arch_sh_up},
|
| 770 |
|
|
|
| 771 |
|
|
/* 0100nnnn01010011 stc.l MOD,@-<REG_N> */{"stc.l",{A_MOD,A_DEC_N},{HEX_4,REG_N,HEX_5,HEX_3}, arch_sh_dsp_up},
|
| 772 |
|
|
|
| 773 |
|
|
/* 0100nnnn01110011 stc.l RE,@-<REG_N> */{"stc.l",{A_RE,A_DEC_N},{HEX_4,REG_N,HEX_7,HEX_3}, arch_sh_dsp_up},
|
| 774 |
|
|
|
| 775 |
|
|
/* 0100nnnn01100011 stc.l RS,@-<REG_N> */{"stc.l",{A_RS,A_DEC_N},{HEX_4,REG_N,HEX_6,HEX_3}, arch_sh_dsp_up},
|
| 776 |
|
|
|
| 777 |
|
|
/* 0100nnnn00110011 stc.l SSR,@-<REG_N> */{"stc.l",{A_SSR,A_DEC_N},{HEX_4,REG_N,HEX_3,HEX_3}, arch_sh3_nommu_up},
|
| 778 |
|
|
|
| 779 |
|
|
/* 0100nnnn01000011 stc.l SPC,@-<REG_N> */{"stc.l",{A_SPC,A_DEC_N},{HEX_4,REG_N,HEX_4,HEX_3}, arch_sh3_nommu_up},
|
| 780 |
|
|
|
| 781 |
|
|
/* 0100nnnn00010011 stc.l GBR,@-<REG_N> */{"stc.l",{A_GBR,A_DEC_N},{HEX_4,REG_N,HEX_1,HEX_3}, arch_sh_up},
|
| 782 |
|
|
|
| 783 |
|
|
/* 0100nnnn00110010 stc.l SGR,@-<REG_N> */{"stc.l",{A_SGR,A_DEC_N},{HEX_4,REG_N,HEX_3,HEX_2}, arch_sh4_nommu_nofpu_up},
|
| 784 |
|
|
|
| 785 |
|
|
/* 0100nnnn11110010 stc.l DBR,@-<REG_N> */{"stc.l",{A_DBR,A_DEC_N},{HEX_4,REG_N,HEX_F,HEX_2}, arch_sh4_nommu_nofpu_up},
|
| 786 |
|
|
|
| 787 |
|
|
/* 0100nnnn1xxx0011 stc.l Rn_BANK,@-<REG_N> */{"stc.l",{A_REG_B,A_DEC_N},{HEX_4,REG_N,REG_B,HEX_3}, arch_sh3_nommu_up},
|
| 788 |
|
|
|
| 789 |
|
|
/* 0000nnnn00001010 sts MACH,<REG_N> */{"sts",{A_MACH,A_REG_N},{HEX_0,REG_N,HEX_0,HEX_A}, arch_sh_up},
|
| 790 |
|
|
|
| 791 |
|
|
/* 0000nnnn00011010 sts MACL,<REG_N> */{"sts",{A_MACL,A_REG_N},{HEX_0,REG_N,HEX_1,HEX_A}, arch_sh_up},
|
| 792 |
|
|
|
| 793 |
|
|
/* 0000nnnn00101010 sts PR,<REG_N> */{"sts",{A_PR,A_REG_N},{HEX_0,REG_N,HEX_2,HEX_A}, arch_sh_up},
|
| 794 |
|
|
|
| 795 |
|
|
/* 0000nnnn01101010 sts DSR,<REG_N> */{"sts",{A_DSR,A_REG_N},{HEX_0,REG_N,HEX_6,HEX_A}, arch_sh_dsp_up},
|
| 796 |
|
|
|
| 797 |
|
|
/* 0000nnnn01111010 sts A0,<REG_N> */{"sts",{A_A0,A_REG_N},{HEX_0,REG_N,HEX_7,HEX_A}, arch_sh_dsp_up},
|
| 798 |
|
|
|
| 799 |
|
|
/* 0000nnnn10001010 sts X0,<REG_N> */{"sts",{A_X0,A_REG_N},{HEX_0,REG_N,HEX_8,HEX_A}, arch_sh_dsp_up},
|
| 800 |
|
|
|
| 801 |
|
|
/* 0000nnnn10011010 sts X1,<REG_N> */{"sts",{A_X1,A_REG_N},{HEX_0,REG_N,HEX_9,HEX_A}, arch_sh_dsp_up},
|
| 802 |
|
|
|
| 803 |
|
|
/* 0000nnnn10101010 sts Y0,<REG_N> */{"sts",{A_Y0,A_REG_N},{HEX_0,REG_N,HEX_A,HEX_A}, arch_sh_dsp_up},
|
| 804 |
|
|
|
| 805 |
|
|
/* 0000nnnn10111010 sts Y1,<REG_N> */{"sts",{A_Y1,A_REG_N},{HEX_0,REG_N,HEX_B,HEX_A}, arch_sh_dsp_up},
|
| 806 |
|
|
|
| 807 |
|
|
/* 0000nnnn01011010 sts FPUL,<REG_N> */{"sts",{FPUL_M,A_REG_N},{HEX_0,REG_N,HEX_5,HEX_A}, arch_sh2e_up},
|
| 808 |
|
|
|
| 809 |
|
|
/* 0000nnnn01101010 sts FPSCR,<REG_N> */{"sts",{FPSCR_M,A_REG_N},{HEX_0,REG_N,HEX_6,HEX_A}, arch_sh2e_up},
|
| 810 |
|
|
|
| 811 |
|
|
/* 0100nnnn00000010 sts.l MACH,@-<REG_N>*/{"sts.l",{A_MACH,A_DEC_N},{HEX_4,REG_N,HEX_0,HEX_2}, arch_sh_up},
|
| 812 |
|
|
|
| 813 |
|
|
/* 0100nnnn00010010 sts.l MACL,@-<REG_N>*/{"sts.l",{A_MACL,A_DEC_N},{HEX_4,REG_N,HEX_1,HEX_2}, arch_sh_up},
|
| 814 |
|
|
|
| 815 |
|
|
/* 0100nnnn00100010 sts.l PR,@-<REG_N> */{"sts.l",{A_PR,A_DEC_N},{HEX_4,REG_N,HEX_2,HEX_2}, arch_sh_up},
|
| 816 |
|
|
|
| 817 |
|
|
/* 0100nnnn01100110 sts.l DSR,@-<REG_N> */{"sts.l",{A_DSR,A_DEC_N},{HEX_4,REG_N,HEX_6,HEX_2}, arch_sh_dsp_up},
|
| 818 |
|
|
|
| 819 |
|
|
/* 0100nnnn01110110 sts.l A0,@-<REG_N> */{"sts.l",{A_A0,A_DEC_N},{HEX_4,REG_N,HEX_7,HEX_2}, arch_sh_dsp_up},
|
| 820 |
|
|
|
| 821 |
|
|
/* 0100nnnn10000110 sts.l X0,@-<REG_N> */{"sts.l",{A_X0,A_DEC_N},{HEX_4,REG_N,HEX_8,HEX_2}, arch_sh_dsp_up},
|
| 822 |
|
|
|
| 823 |
|
|
/* 0100nnnn10010110 sts.l X1,@-<REG_N> */{"sts.l",{A_X1,A_DEC_N},{HEX_4,REG_N,HEX_9,HEX_2}, arch_sh_dsp_up},
|
| 824 |
|
|
|
| 825 |
|
|
/* 0100nnnn10100110 sts.l Y0,@-<REG_N> */{"sts.l",{A_Y0,A_DEC_N},{HEX_4,REG_N,HEX_A,HEX_2}, arch_sh_dsp_up},
|
| 826 |
|
|
|
| 827 |
|
|
/* 0100nnnn10110110 sts.l Y1,@-<REG_N> */{"sts.l",{A_Y1,A_DEC_N},{HEX_4,REG_N,HEX_B,HEX_2}, arch_sh_dsp_up},
|
| 828 |
|
|
|
| 829 |
|
|
/* 0100nnnn01010010 sts.l FPUL,@-<REG_N>*/{"sts.l",{FPUL_M,A_DEC_N},{HEX_4,REG_N,HEX_5,HEX_2}, arch_sh2e_up},
|
| 830 |
|
|
|
| 831 |
|
|
/* 0100nnnn01100010 sts.l FPSCR,@-<REG_N>*/{"sts.l",{FPSCR_M,A_DEC_N},{HEX_4,REG_N,HEX_6,HEX_2}, arch_sh2e_up},
|
| 832 |
|
|
|
| 833 |
|
|
/* 0011nnnnmmmm1000 sub <REG_M>,<REG_N> */{"sub",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_8}, arch_sh_up},
|
| 834 |
|
|
|
| 835 |
|
|
/* 0011nnnnmmmm1010 subc <REG_M>,<REG_N>*/{"subc",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_A}, arch_sh_up},
|
| 836 |
|
|
|
| 837 |
|
|
/* 0011nnnnmmmm1011 subv <REG_M>,<REG_N>*/{"subv",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_B}, arch_sh_up},
|
| 838 |
|
|
|
| 839 |
|
|
/* 0110nnnnmmmm1000 swap.b <REG_M>,<REG_N>*/{"swap.b",{ A_REG_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_8}, arch_sh_up},
|
| 840 |
|
|
|
| 841 |
|
|
/* 0110nnnnmmmm1001 swap.w <REG_M>,<REG_N>*/{"swap.w",{ A_REG_M,A_REG_N},{HEX_6,REG_N,REG_M,HEX_9}, arch_sh_up},
|
| 842 |
|
|
|
| 843 |
|
|
/* 0000000010101011 synco */{"synco",{0},{HEX_0,HEX_0,HEX_A,HEX_B}, arch_sh4a_nofpu_up},
|
| 844 |
|
|
|
| 845 |
|
|
/* 0100nnnn00011011 tas.b @<REG_N> */{"tas.b",{A_IND_N},{HEX_4,REG_N,HEX_1,HEX_B}, arch_sh_up},
|
| 846 |
|
|
|
| 847 |
|
|
/* 11000011i8*1.... trapa #<imm> */{"trapa",{A_IMM},{HEX_C,HEX_3,IMM0_8}, arch_sh_up},
|
| 848 |
|
|
|
| 849 |
|
|
/* 11001000i8*1.... tst #<imm>,R0 */{"tst",{A_IMM,A_R0},{HEX_C,HEX_8,IMM0_8}, arch_sh_up},
|
| 850 |
|
|
|
| 851 |
|
|
/* 0010nnnnmmmm1000 tst <REG_M>,<REG_N> */{"tst",{ A_REG_M,A_REG_N},{HEX_2,REG_N,REG_M,HEX_8}, arch_sh_up},
|
| 852 |
|
|
|
| 853 |
|
|
/* 11001100i8*1.... tst.b #<imm>,@(R0,GBR)*/{"tst.b",{A_IMM,A_R0_GBR},{HEX_C,HEX_C,IMM0_8}, arch_sh_up},
|
| 854 |
|
|
|
| 855 |
|
|
/* 11001010i8*1.... xor #<imm>,R0 */{"xor",{A_IMM,A_R0},{HEX_C,HEX_A,IMM0_8}, arch_sh_up},
|
| 856 |
|
|
|
| 857 |
|
|
/* 0010nnnnmmmm1010 xor <REG_M>,<REG_N> */{"xor",{ A_REG_M,A_REG_N},{HEX_2,REG_N,REG_M,HEX_A}, arch_sh_up},
|
| 858 |
|
|
|
| 859 |
|
|
/* 11001110i8*1.... xor.b #<imm>,@(R0,GBR)*/{"xor.b",{A_IMM,A_R0_GBR},{HEX_C,HEX_E,IMM0_8}, arch_sh_up},
|
| 860 |
|
|
|
| 861 |
|
|
/* 0010nnnnmmmm1101 xtrct <REG_M>,<REG_N>*/{"xtrct",{ A_REG_M,A_REG_N},{HEX_2,REG_N,REG_M,HEX_D}, arch_sh_up},
|
| 862 |
|
|
|
| 863 |
|
|
/* 0100nnnn00010000 dt <REG_N> */{"dt",{A_REG_N},{HEX_4,REG_N,HEX_1,HEX_0}, arch_sh2_up},
|
| 864 |
|
|
|
| 865 |
|
|
/* 0011nnnnmmmm1101 dmuls.l <REG_M>,<REG_N>*/{"dmuls.l",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_D}, arch_sh2_up},
|
| 866 |
|
|
|
| 867 |
|
|
/* 0011nnnnmmmm0101 dmulu.l <REG_M>,<REG_N>*/{"dmulu.l",{ A_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_5}, arch_sh2_up},
|
| 868 |
|
|
|
| 869 |
|
|
/* 0000nnnnmmmm1111 mac.l @<REG_M>+,@<REG_N>+*/{"mac.l",{A_INC_M,A_INC_N},{HEX_0,REG_N,REG_M,HEX_F}, arch_sh2_up},
|
| 870 |
|
|
|
| 871 |
|
|
/* 0000nnnn00100011 braf <REG_N> */{"braf",{A_REG_N},{HEX_0,REG_N,HEX_2,HEX_3}, arch_sh2_up},
|
| 872 |
|
|
|
| 873 |
|
|
/* 0000nnnn00000011 bsrf <REG_N> */{"bsrf",{A_REG_N},{HEX_0,REG_N,HEX_0,HEX_3}, arch_sh2_up},
|
| 874 |
|
|
|
| 875 |
|
|
/* 111101nnmmmm0000 movs.w @-<REG_N>,<DSP_REG_M> */ {"movs.w",{A_DEC_N,DSP_REG_M},{HEX_F,SDT_REG_N,REG_M,HEX_0}, arch_sh_dsp_up},
|
| 876 |
|
|
|
| 877 |
|
|
/* 111101nnmmmm0001 movs.w @<REG_N>,<DSP_REG_M> */ {"movs.w",{A_IND_N,DSP_REG_M},{HEX_F,SDT_REG_N,REG_M,HEX_4}, arch_sh_dsp_up},
|
| 878 |
|
|
|
| 879 |
|
|
/* 111101nnmmmm0010 movs.w @<REG_N>+,<DSP_REG_M> */ {"movs.w",{A_INC_N,DSP_REG_M},{HEX_F,SDT_REG_N,REG_M,HEX_8}, arch_sh_dsp_up},
|
| 880 |
|
|
|
| 881 |
|
|
/* 111101nnmmmm0011 movs.w @<REG_N>+r8,<DSP_REG_M> */ {"movs.w",{AS_PMOD_N,DSP_REG_M},{HEX_F,SDT_REG_N,REG_M,HEX_C}, arch_sh_dsp_up},
|
| 882 |
|
|
|
| 883 |
|
|
/* 111101nnmmmm0100 movs.w <DSP_REG_M>,@-<REG_N> */ {"movs.w",{DSP_REG_M,A_DEC_N},{HEX_F,SDT_REG_N,REG_M,HEX_1}, arch_sh_dsp_up},
|
| 884 |
|
|
|
| 885 |
|
|
/* 111101nnmmmm0101 movs.w <DSP_REG_M>,@<REG_N> */ {"movs.w",{DSP_REG_M,A_IND_N},{HEX_F,SDT_REG_N,REG_M,HEX_5}, arch_sh_dsp_up},
|
| 886 |
|
|
|
| 887 |
|
|
/* 111101nnmmmm0110 movs.w <DSP_REG_M>,@<REG_N>+ */ {"movs.w",{DSP_REG_M,A_INC_N},{HEX_F,SDT_REG_N,REG_M,HEX_9}, arch_sh_dsp_up},
|
| 888 |
|
|
|
| 889 |
|
|
/* 111101nnmmmm0111 movs.w <DSP_REG_M>,@<REG_N>+r8 */ {"movs.w",{DSP_REG_M,AS_PMOD_N},{HEX_F,SDT_REG_N,REG_M,HEX_D}, arch_sh_dsp_up},
|
| 890 |
|
|
|
| 891 |
|
|
/* 111101nnmmmm1000 movs.l @-<REG_N>,<DSP_REG_M> */ {"movs.l",{A_DEC_N,DSP_REG_M},{HEX_F,SDT_REG_N,REG_M,HEX_2}, arch_sh_dsp_up},
|
| 892 |
|
|
|
| 893 |
|
|
/* 111101nnmmmm1001 movs.l @<REG_N>,<DSP_REG_M> */ {"movs.l",{A_IND_N,DSP_REG_M},{HEX_F,SDT_REG_N,REG_M,HEX_6}, arch_sh_dsp_up},
|
| 894 |
|
|
|
| 895 |
|
|
/* 111101nnmmmm1010 movs.l @<REG_N>+,<DSP_REG_M> */ {"movs.l",{A_INC_N,DSP_REG_M},{HEX_F,SDT_REG_N,REG_M,HEX_A}, arch_sh_dsp_up},
|
| 896 |
|
|
|
| 897 |
|
|
/* 111101nnmmmm1011 movs.l @<REG_N>+r8,<DSP_REG_M> */ {"movs.l",{AS_PMOD_N,DSP_REG_M},{HEX_F,SDT_REG_N,REG_M,HEX_E}, arch_sh_dsp_up},
|
| 898 |
|
|
|
| 899 |
|
|
/* 111101nnmmmm1100 movs.l <DSP_REG_M>,@-<REG_N> */ {"movs.l",{DSP_REG_M,A_DEC_N},{HEX_F,SDT_REG_N,REG_M,HEX_3}, arch_sh_dsp_up},
|
| 900 |
|
|
|
| 901 |
|
|
/* 111101nnmmmm1101 movs.l <DSP_REG_M>,@<REG_N> */ {"movs.l",{DSP_REG_M,A_IND_N},{HEX_F,SDT_REG_N,REG_M,HEX_7}, arch_sh_dsp_up},
|
| 902 |
|
|
|
| 903 |
|
|
/* 111101nnmmmm1110 movs.l <DSP_REG_M>,@<REG_N>+ */ {"movs.l",{DSP_REG_M,A_INC_N},{HEX_F,SDT_REG_N,REG_M,HEX_B}, arch_sh_dsp_up},
|
| 904 |
|
|
|
| 905 |
|
|
/* 111101nnmmmm1111 movs.l <DSP_REG_M>,@<REG_N>+r8 */ {"movs.l",{DSP_REG_M,AS_PMOD_N},{HEX_F,SDT_REG_N,REG_M,HEX_F}, arch_sh_dsp_up},
|
| 906 |
|
|
|
| 907 |
|
|
/* 0*0*0*00** nopx */ {"nopx",{0},{PPI,NOPX}, arch_sh_dsp_up},
|
| 908 |
|
|
/* *0*0*0**00 nopy */ {"nopy",{0},{PPI,NOPY}, arch_sh_dsp_up},
|
| 909 |
|
|
/* n*m*0*01** movx.w @<REG_N>,<DSP_REG_X> */ {"movx.w",{AX_IND_N,DSP_REG_X},{PPI,MOVX,HEX_1}, arch_sh_dsp_up},
|
| 910 |
|
|
/* n*m*0*10** movx.w @<REG_N>+,<DSP_REG_X> */ {"movx.w",{AX_INC_N,DSP_REG_X},{PPI,MOVX,HEX_2}, arch_sh_dsp_up},
|
| 911 |
|
|
/* n*m*0*11** movx.w @<REG_N>+r8,<DSP_REG_X> */ {"movx.w",{AX_PMOD_N,DSP_REG_X},{PPI,MOVX,HEX_3}, arch_sh_dsp_up},
|
| 912 |
|
|
/* n*m*1*01** movx.w <DSP_REG_M>,@<REG_N> */ {"movx.w",{DSP_REG_A_M,AX_IND_N},{PPI,MOVX,HEX_9}, arch_sh_dsp_up},
|
| 913 |
|
|
/* n*m*1*10** movx.w <DSP_REG_M>,@<REG_N>+ */ {"movx.w",{DSP_REG_A_M,AX_INC_N},{PPI,MOVX,HEX_A}, arch_sh_dsp_up},
|
| 914 |
|
|
/* n*m*1*11** movx.w <DSP_REG_M>,@<REG_N>+r8 */ {"movx.w",{DSP_REG_A_M,AX_PMOD_N},{PPI,MOVX,HEX_B}, arch_sh_dsp_up},
|
| 915 |
|
|
|
| 916 |
|
|
/* nnmm000100 movx.w @<REG_Axy>,<DSP_REG_XY> */ {"movx.w",{AXY_IND_N,DSP_REG_XY},{PPI,MOVX_NOPY,HEX_0,HEX_4}, arch_sh4al_dsp_up},
|
| 917 |
|
|
/* nnmm001000 movx.w @<REG_Axy>+,<DSP_REG_XY> */{"movx.w",{AXY_INC_N,DSP_REG_XY},{PPI,MOVX_NOPY,HEX_0,HEX_8}, arch_sh4al_dsp_up},
|
| 918 |
|
|
/* nnmm001100 movx.w @<REG_Axy>+r8,<DSP_REG_XY> */{"movx.w",{AXY_PMOD_N,DSP_REG_XY},{PPI,MOVX_NOPY,HEX_0,HEX_C}, arch_sh4al_dsp_up},
|
| 919 |
|
|
/* nnmm100100 movx.w <DSP_REG_AX>,@<REG_Axy> */ {"movx.w",{DSP_REG_AX,AXY_IND_N},{PPI,MOVX_NOPY,HEX_2,HEX_4}, arch_sh4al_dsp_up},
|
| 920 |
|
|
/* nnmm101000 movx.w <DSP_REG_AX>,@<REG_Axy>+ */{"movx.w",{DSP_REG_AX,AXY_INC_N},{PPI,MOVX_NOPY,HEX_2,HEX_8}, arch_sh4al_dsp_up},
|
| 921 |
|
|
/* nnmm101100 movx.w <DSP_REG_AX>,@<REG_Axy>+r8 */{"movx.w",{DSP_REG_AX,AXY_PMOD_N},{PPI,MOVX_NOPY,HEX_2,HEX_C}, arch_sh4al_dsp_up},
|
| 922 |
|
|
|
| 923 |
|
|
/* nnmm010100 movx.l @<REG_Axy>,<DSP_REG_XY> */ {"movx.l",{AXY_IND_N,DSP_REG_XY},{PPI,MOVX_NOPY,HEX_1,HEX_4}, arch_sh4al_dsp_up},
|
| 924 |
|
|
/* nnmm011000 movx.l @<REG_Axy>+,<DSP_REG_XY> */{"movx.l",{AXY_INC_N,DSP_REG_XY},{PPI,MOVX_NOPY,HEX_1,HEX_8}, arch_sh4al_dsp_up},
|
| 925 |
|
|
/* nnmm011100 movx.l @<REG_Axy>+r8,<DSP_REG_XY> */{"movx.l",{AXY_PMOD_N,DSP_REG_XY},{PPI,MOVX_NOPY,HEX_1,HEX_C}, arch_sh4al_dsp_up},
|
| 926 |
|
|
/* nnmm110100 movx.l <DSP_REG_AX>,@<REG_Axy> */ {"movx.l",{DSP_REG_AX,AXY_IND_N},{PPI,MOVX_NOPY,HEX_3,HEX_4}, arch_sh4al_dsp_up},
|
| 927 |
|
|
/* nnmm111000 movx.l <DSP_REG_AX>,@<REG_Axy>+ */{"movx.l",{DSP_REG_AX,AXY_INC_N},{PPI,MOVX_NOPY,HEX_3,HEX_8}, arch_sh4al_dsp_up},
|
| 928 |
|
|
/* nnmm111100 movx.l <DSP_REG_AX>,@<REG_Axy>+r8 */{"movx.l",{DSP_REG_AX,AXY_PMOD_N},{PPI,MOVX_NOPY,HEX_3,HEX_C}, arch_sh4al_dsp_up},
|
| 929 |
|
|
|
| 930 |
|
|
/* *n*m*0**01 movy.w @<REG_N>,<DSP_REG_Y> */ {"movy.w",{AY_IND_N,DSP_REG_Y},{PPI,MOVY,HEX_1}, arch_sh_dsp_up},
|
| 931 |
|
|
/* *n*m*0**10 movy.w @<REG_N>+,<DSP_REG_Y> */ {"movy.w",{AY_INC_N,DSP_REG_Y},{PPI,MOVY,HEX_2}, arch_sh_dsp_up},
|
| 932 |
|
|
/* *n*m*0**11 movy.w @<REG_N>+r9,<DSP_REG_Y> */ {"movy.w",{AY_PMOD_N,DSP_REG_Y},{PPI,MOVY,HEX_3}, arch_sh_dsp_up},
|
| 933 |
|
|
/* *n*m*1**01 movy.w <DSP_REG_M>,@<REG_N> */ {"movy.w",{DSP_REG_A_M,AY_IND_N},{PPI,MOVY,HEX_9}, arch_sh_dsp_up},
|
| 934 |
|
|
/* *n*m*1**10 movy.w <DSP_REG_M>,@<REG_N>+ */ {"movy.w",{DSP_REG_A_M,AY_INC_N},{PPI,MOVY,HEX_A}, arch_sh_dsp_up},
|
| 935 |
|
|
/* *n*m*1**11 movy.w <DSP_REG_M>,@<REG_N>+r9 */ {"movy.w",{DSP_REG_A_M,AY_PMOD_N},{PPI,MOVY,HEX_B}, arch_sh_dsp_up},
|
| 936 |
|
|
|
| 937 |
|
|
/* nnmm000001 movy.w @<REG_Ayx>,<DSP_REG_YX> */ {"movy.w",{AYX_IND_N,DSP_REG_YX},{PPI,MOVY_NOPX,HEX_0,HEX_1}, arch_sh4al_dsp_up},
|
| 938 |
|
|
/* nnmm000010 movy.w @<REG_Ayx>+,<DSP_REG_YX> */{"movy.w",{AYX_INC_N,DSP_REG_YX},{PPI,MOVY_NOPX,HEX_0,HEX_2}, arch_sh4al_dsp_up},
|
| 939 |
|
|
/* nnmm000011 movy.w @<REG_Ayx>+r9,<DSP_REG_YX> */{"movy.w",{AYX_PMOD_N,DSP_REG_YX},{PPI,MOVY_NOPX,HEX_0,HEX_3}, arch_sh4al_dsp_up},
|
| 940 |
|
|
/* nnmm010001 movy.w <DSP_REG_AY>,@<REG_Ayx> */ {"movy.w",{DSP_REG_AY,AYX_IND_N},{PPI,MOVY_NOPX,HEX_1,HEX_1}, arch_sh4al_dsp_up},
|
| 941 |
|
|
/* nnmm010010 movy.w <DSP_REG_AY>,@<REG_Ayx>+ */{"movy.w",{DSP_REG_AY,AYX_INC_N},{PPI,MOVY_NOPX,HEX_1,HEX_2}, arch_sh4al_dsp_up},
|
| 942 |
|
|
/* nnmm010011 movy.w <DSP_REG_AY>,@<REG_Ayx>+r9 */{"movy.w",{DSP_REG_AY,AYX_PMOD_N},{PPI,MOVY_NOPX,HEX_1,HEX_3}, arch_sh4al_dsp_up},
|
| 943 |
|
|
|
| 944 |
|
|
/* nnmm100001 movy.l @<REG_Ayx>,<DSP_REG_YX> */ {"movy.l",{AYX_IND_N,DSP_REG_YX},{PPI,MOVY_NOPX,HEX_2,HEX_1}, arch_sh4al_dsp_up},
|
| 945 |
|
|
/* nnmm100010 movy.l @<REG_Ayx>+,<DSP_REG_YX> */{"movy.l",{AYX_INC_N,DSP_REG_YX},{PPI,MOVY_NOPX,HEX_2,HEX_2}, arch_sh4al_dsp_up},
|
| 946 |
|
|
/* nnmm100011 movy.l @<REG_Ayx>+r9,<DSP_REG_YX> */{"movy.l",{AYX_PMOD_N,DSP_REG_YX},{PPI,MOVY_NOPX,HEX_2,HEX_3}, arch_sh4al_dsp_up},
|
| 947 |
|
|
/* nnmm110001 movy.l <DSP_REG_AY>,@<REG_Ayx> */ {"movy.l",{DSP_REG_AY,AYX_IND_N},{PPI,MOVY_NOPX,HEX_3,HEX_1}, arch_sh4al_dsp_up},
|
| 948 |
|
|
/* nnmm110010 movy.l <DSP_REG_AY>,@<REG_Ayx>+ */{"movy.l",{DSP_REG_AY,AYX_INC_N},{PPI,MOVY_NOPX,HEX_3,HEX_2}, arch_sh4al_dsp_up},
|
| 949 |
|
|
/* nnmm110011 movy.l <DSP_REG_AY>,@<REG_Ayx>+r9 */{"movy.l",{DSP_REG_AY,AYX_PMOD_N},{PPI,MOVY_NOPX,HEX_3,HEX_3}, arch_sh4al_dsp_up},
|
| 950 |
|
|
|
| 951 |
|
|
/* 01aaeeffxxyyggnn pmuls Se,Sf,Dg */ {"pmuls",{DSP_REG_E,DSP_REG_F,DSP_REG_G},{PPI,PMUL}, arch_sh_dsp_up},
|
| 952 |
|
|
/* 10100000xxyynnnn psubc <DSP_REG_X>,<DSP_REG_Y>,<DSP_REG_N> */
|
| 953 |
|
|
{"psubc",{DSP_REG_X,DSP_REG_Y,DSP_REG_N},{PPI,PPI3,HEX_A,HEX_0}, arch_sh_dsp_up},
|
| 954 |
|
|
/* 10110000xxyynnnn paddc <DSP_REG_X>,<DSP_REG_Y>,<DSP_REG_N> */
|
| 955 |
|
|
{"paddc",{DSP_REG_X,DSP_REG_Y,DSP_REG_N},{PPI,PPI3,HEX_B,HEX_0}, arch_sh_dsp_up},
|
| 956 |
|
|
/* 10000100xxyynnnn pcmp <DSP_REG_X>,<DSP_REG_Y> */
|
| 957 |
|
|
{"pcmp", {DSP_REG_X,DSP_REG_Y},{PPI,PPI3,HEX_8,HEX_4}, arch_sh_dsp_up},
|
| 958 |
|
|
/* 10100100xxyynnnn pwsb <DSP_REG_X>,<DSP_REG_Y>,<DSP_REG_N> */
|
| 959 |
|
|
{"pwsb", {DSP_REG_X,DSP_REG_Y,DSP_REG_N},{PPI,PPI3,HEX_A,HEX_4}, arch_sh_dsp_up},
|
| 960 |
|
|
/* 10110100xxyynnnn pwad <DSP_REG_X>,<DSP_REG_Y>,<DSP_REG_N> */
|
| 961 |
|
|
{"pwad", {DSP_REG_X,DSP_REG_Y,DSP_REG_N},{PPI,PPI3,HEX_B,HEX_4}, arch_sh_dsp_up},
|
| 962 |
|
|
/* 10001000xxyynnnn pabs <DSP_REG_X>,<DSP_REG_N> */
|
| 963 |
|
|
{"pabs", {DSP_REG_X,DSP_REG_N},{PPI,PPI3NC,HEX_8,HEX_8}, arch_sh_dsp_up},
|
| 964 |
|
|
/* 1000100!xx01nnnn pabs <DSP_REG_X>,<DSP_REG_N> */
|
| 965 |
|
|
{"pabs", {DSP_REG_X,DSP_REG_N},{PPI,PPIC,HEX_8,HEX_9,HEX_1}, arch_sh4al_dsp_up},
|
| 966 |
|
|
/* 10101000xxyynnnn pabs <DSP_REG_Y>,<DSP_REG_N> */
|
| 967 |
|
|
{"pabs", {DSP_REG_Y,DSP_REG_N},{PPI,PPI3NC,HEX_A,HEX_8}, arch_sh_dsp_up},
|
| 968 |
|
|
/* 1010100!01yynnnn pabs <DSP_REG_Y>,<DSP_REG_N> */
|
| 969 |
|
|
{"pabs", {DSP_REG_Y,DSP_REG_N},{PPI,PPIC,HEX_A,HEX_9,HEX_4}, arch_sh4al_dsp_up},
|
| 970 |
|
|
/* 10011000xxyynnnn prnd <DSP_REG_X>,<DSP_REG_N> */
|
| 971 |
|
|
{"prnd", {DSP_REG_X,DSP_REG_N},{PPI,PPI3NC,HEX_9,HEX_8}, arch_sh_dsp_up},
|
| 972 |
|
|
/* 1001100!xx01nnnn prnd <DSP_REG_X>,<DSP_REG_N> */
|
| 973 |
|
|
{"prnd", {DSP_REG_X,DSP_REG_N},{PPI,PPIC,HEX_9,HEX_9,HEX_1}, arch_sh4al_dsp_up},
|
| 974 |
|
|
/* 10111000xxyynnnn prnd <DSP_REG_Y>,<DSP_REG_N> */
|
| 975 |
|
|
{"prnd", {DSP_REG_Y,DSP_REG_N},{PPI,PPI3NC,HEX_B,HEX_8}, arch_sh_dsp_up},
|
| 976 |
|
|
/* 1011100!01yynnnn prnd <DSP_REG_Y>,<DSP_REG_N> */
|
| 977 |
|
|
{"prnd", {DSP_REG_Y,DSP_REG_N},{PPI,PPIC,HEX_B,HEX_9,HEX_4}, arch_sh4al_dsp_up},
|
| 978 |
|
|
|
| 979 |
|
|
{"dct",{0},{PPI,PDC,HEX_1}, arch_sh_dsp_up},
|
| 980 |
|
|
{"dcf",{0},{PPI,PDC,HEX_2}, arch_sh_dsp_up},
|
| 981 |
|
|
|
| 982 |
|
|
/* 10000001xxyynnnn pshl <DSP_REG_X>,<DSP_REG_Y>,<DSP_REG_N> */
|
| 983 |
|
|
{"pshl", {DSP_REG_X,DSP_REG_Y,DSP_REG_N},{PPI,PPIC,HEX_8,HEX_1}, arch_sh_dsp_up},
|
| 984 |
|
|
/* 00000iiiiiiinnnn pshl #<imm>,<DSP_REG_N> */ {"pshl",{A_IMM,DSP_REG_N},{PPI,PSH,HEX_0}, arch_sh_dsp_up},
|
| 985 |
|
|
/* 10010001xxyynnnn psha <DSP_REG_X>,<DSP_REG_Y>,<DSP_REG_N> */
|
| 986 |
|
|
{"psha", {DSP_REG_X,DSP_REG_Y,DSP_REG_N},{PPI,PPIC,HEX_9,HEX_1}, arch_sh_dsp_up},
|
| 987 |
|
|
/* 00010iiiiiiinnnn psha #<imm>,<DSP_REG_N> */ {"psha",{A_IMM,DSP_REG_N},{PPI,PSH,HEX_1}, arch_sh_dsp_up},
|
| 988 |
|
|
/* 10100001xxyynnnn psub <DSP_REG_X>,<DSP_REG_Y>,<DSP_REG_N> */
|
| 989 |
|
|
{"psub", {DSP_REG_X,DSP_REG_Y,DSP_REG_N},{PPI,PPIC,HEX_A,HEX_1}, arch_sh_dsp_up},
|
| 990 |
|
|
/* 10000101xxyynnnn psub <DSP_REG_Y>,<DSP_REG_X>,<DSP_REG_N> */
|
| 991 |
|
|
{"psub", {DSP_REG_Y,DSP_REG_X,DSP_REG_N},{PPI,PPIC,HEX_8,HEX_5}, arch_sh4al_dsp_up},
|
| 992 |
|
|
/* 10110001xxyynnnn padd <DSP_REG_X>,<DSP_REG_Y>,<DSP_REG_N> */
|
| 993 |
|
|
{"padd", {DSP_REG_X,DSP_REG_Y,DSP_REG_N},{PPI,PPIC,HEX_B,HEX_1}, arch_sh_dsp_up},
|
| 994 |
|
|
/* 10010101xxyynnnn pand <DSP_REG_X>,<DSP_REG_Y>,<DSP_REG_N> */
|
| 995 |
|
|
{"pand", {DSP_REG_X,DSP_REG_Y,DSP_REG_N},{PPI,PPIC,HEX_9,HEX_5}, arch_sh_dsp_up},
|
| 996 |
|
|
/* 10100101xxyynnnn pxor <DSP_REG_X>,<DSP_REG_Y>,<DSP_REG_N> */
|
| 997 |
|
|
{"pxor", {DSP_REG_X,DSP_REG_Y,DSP_REG_N},{PPI,PPIC,HEX_A,HEX_5}, arch_sh_dsp_up},
|
| 998 |
|
|
/* 10110101xxyynnnn por <DSP_REG_X>,<DSP_REG_Y>,<DSP_REG_N> */
|
| 999 |
|
|
{"por", {DSP_REG_X,DSP_REG_Y,DSP_REG_N},{PPI,PPIC,HEX_B,HEX_5}, arch_sh_dsp_up},
|
| 1000 |
|
|
/* 10001001xxyynnnn pdec <DSP_REG_X>,<DSP_REG_N> */
|
| 1001 |
|
|
{"pdec", {DSP_REG_X,DSP_REG_N},{PPI,PPIC,HEX_8,HEX_9}, arch_sh_dsp_up},
|
| 1002 |
|
|
/* 10101001xxyynnnn pdec <DSP_REG_Y>,<DSP_REG_N> */
|
| 1003 |
|
|
{"pdec", {DSP_REG_Y,DSP_REG_N},{PPI,PPIC,HEX_A,HEX_9}, arch_sh_dsp_up},
|
| 1004 |
|
|
/* 10011001xx00nnnn pinc <DSP_REG_X>,<DSP_REG_N> */
|
| 1005 |
|
|
{"pinc", {DSP_REG_X,DSP_REG_N},{PPI,PPIC,HEX_9,HEX_9,HEX_XX00}, arch_sh_dsp_up},
|
| 1006 |
|
|
/* 1011100100yynnnn pinc <DSP_REG_Y>,<DSP_REG_N> */
|
| 1007 |
|
|
{"pinc", {DSP_REG_Y,DSP_REG_N},{PPI,PPIC,HEX_B,HEX_9,HEX_00YY}, arch_sh_dsp_up},
|
| 1008 |
|
|
/* 10001101xxyynnnn pclr <DSP_REG_N> */
|
| 1009 |
|
|
{"pclr", {DSP_REG_N},{PPI,PPIC,HEX_8,HEX_D}, arch_sh_dsp_up},
|
| 1010 |
|
|
/* 10011101xx00nnnn pdmsb <DSP_REG_X>,<DSP_REG_N> */
|
| 1011 |
|
|
{"pdmsb", {DSP_REG_X,DSP_REG_N},{PPI,PPIC,HEX_9,HEX_D,HEX_XX00}, arch_sh_dsp_up},
|
| 1012 |
|
|
/* 1011110100yynnnn pdmsb <DSP_REG_Y>,<DSP_REG_N> */
|
| 1013 |
|
|
{"pdmsb", {DSP_REG_Y,DSP_REG_N},{PPI,PPIC,HEX_B,HEX_D,HEX_00YY}, arch_sh_dsp_up},
|
| 1014 |
|
|
/* 11001001xxyynnnn pneg <DSP_REG_X>,<DSP_REG_N> */
|
| 1015 |
|
|
{"pneg", {DSP_REG_X,DSP_REG_N},{PPI,PPIC,HEX_C,HEX_9}, arch_sh_dsp_up},
|
| 1016 |
|
|
/* 11101001xxyynnnn pneg <DSP_REG_Y>,<DSP_REG_N> */
|
| 1017 |
|
|
{"pneg", {DSP_REG_Y,DSP_REG_N},{PPI,PPIC,HEX_E,HEX_9}, arch_sh_dsp_up},
|
| 1018 |
|
|
/* 11011001xxyynnnn pcopy <DSP_REG_X>,<DSP_REG_N> */
|
| 1019 |
|
|
{"pcopy", {DSP_REG_X,DSP_REG_N},{PPI,PPIC,HEX_D,HEX_9}, arch_sh_dsp_up},
|
| 1020 |
|
|
/* 11111001xxyynnnn pcopy <DSP_REG_Y>,<DSP_REG_N> */
|
| 1021 |
|
|
{"pcopy", {DSP_REG_Y,DSP_REG_N},{PPI,PPIC,HEX_F,HEX_9}, arch_sh_dsp_up},
|
| 1022 |
|
|
/* 11001101xxyynnnn psts MACH,<DSP_REG_N> */
|
| 1023 |
|
|
{"psts", {A_MACH,DSP_REG_N},{PPI,PPIC,HEX_C,HEX_D}, arch_sh_dsp_up},
|
| 1024 |
|
|
/* 11011101xxyynnnn psts MACL,<DSP_REG_N> */
|
| 1025 |
|
|
{"psts", {A_MACL,DSP_REG_N},{PPI,PPIC,HEX_D,HEX_D}, arch_sh_dsp_up},
|
| 1026 |
|
|
/* 11101101xxyynnnn plds <DSP_REG_N>,MACH */
|
| 1027 |
|
|
{"plds", {DSP_REG_N,A_MACH},{PPI,PPIC,HEX_E,HEX_D}, arch_sh_dsp_up},
|
| 1028 |
|
|
/* 11111101xxyynnnn plds <DSP_REG_N>,MACL */
|
| 1029 |
|
|
{"plds", {DSP_REG_N,A_MACL},{PPI,PPIC,HEX_F,HEX_D}, arch_sh_dsp_up},
|
| 1030 |
|
|
/* 10011101xx01zzzz pswap <DSP_REG_X>,<DSP_REG_N> */
|
| 1031 |
|
|
{"pswap", {DSP_REG_X,DSP_REG_N},{PPI,PPIC,HEX_9,HEX_D,HEX_1}, arch_sh4al_dsp_up},
|
| 1032 |
|
|
/* 1011110101yyzzzz pswap <DSP_REG_Y>,<DSP_REG_N> */
|
| 1033 |
|
|
{"pswap", {DSP_REG_Y,DSP_REG_N},{PPI,PPIC,HEX_B,HEX_D,HEX_4}, arch_sh4al_dsp_up},
|
| 1034 |
|
|
|
| 1035 |
|
|
/* 1111nnnn01011101 fabs <F_REG_N> */{"fabs",{F_REG_N},{HEX_F,REG_N,HEX_5,HEX_D}, arch_sh2e_up},
|
| 1036 |
|
|
/* 1111nnn001011101 fabs <D_REG_N> */{"fabs",{D_REG_N},{HEX_F,REG_N,HEX_5,HEX_D}, arch_sh2a_or_sh4_up},
|
| 1037 |
|
|
|
| 1038 |
|
|
/* 1111nnnnmmmm0000 fadd <F_REG_M>,<F_REG_N>*/{"fadd",{F_REG_M,F_REG_N},{HEX_F,REG_N,REG_M,HEX_0}, arch_sh2e_up},
|
| 1039 |
|
|
/* 1111nnn0mmm00000 fadd <D_REG_M>,<D_REG_N>*/{"fadd",{D_REG_M,D_REG_N},{HEX_F,REG_N,REG_M,HEX_0}, arch_sh2a_or_sh4_up},
|
| 1040 |
|
|
|
| 1041 |
|
|
/* 1111nnnnmmmm0100 fcmp/eq <F_REG_M>,<F_REG_N>*/{"fcmp/eq",{F_REG_M,F_REG_N},{HEX_F,REG_N,REG_M,HEX_4}, arch_sh2e_up},
|
| 1042 |
|
|
/* 1111nnn0mmm00100 fcmp/eq <D_REG_M>,<D_REG_N>*/{"fcmp/eq",{D_REG_M,D_REG_N},{HEX_F,REG_N,REG_M,HEX_4}, arch_sh2a_or_sh4_up},
|
| 1043 |
|
|
|
| 1044 |
|
|
/* 1111nnnnmmmm0101 fcmp/gt <F_REG_M>,<F_REG_N>*/{"fcmp/gt",{F_REG_M,F_REG_N},{HEX_F,REG_N,REG_M,HEX_5}, arch_sh2e_up},
|
| 1045 |
|
|
/* 1111nnn0mmm00101 fcmp/gt <D_REG_M>,<D_REG_N>*/{"fcmp/gt",{D_REG_M,D_REG_N},{HEX_F,REG_N,REG_M,HEX_5}, arch_sh2a_or_sh4_up},
|
| 1046 |
|
|
|
| 1047 |
|
|
/* 1111nnn010111101 fcnvds <D_REG_N>,FPUL*/{"fcnvds",{D_REG_N,FPUL_M},{HEX_F,REG_N_D,HEX_B,HEX_D}, arch_sh2a_or_sh4_up},
|
| 1048 |
|
|
|
| 1049 |
|
|
/* 1111nnn010101101 fcnvsd FPUL,<D_REG_N>*/{"fcnvsd",{FPUL_M,D_REG_N},{HEX_F,REG_N_D,HEX_A,HEX_D}, arch_sh2a_or_sh4_up},
|
| 1050 |
|
|
|
| 1051 |
|
|
/* 1111nnnnmmmm0011 fdiv <F_REG_M>,<F_REG_N>*/{"fdiv",{F_REG_M,F_REG_N},{HEX_F,REG_N,REG_M,HEX_3}, arch_sh2e_up},
|
| 1052 |
|
|
/* 1111nnn0mmm00011 fdiv <D_REG_M>,<D_REG_N>*/{"fdiv",{D_REG_M,D_REG_N},{HEX_F,REG_N,REG_M,HEX_3}, arch_sh2a_or_sh4_up},
|
| 1053 |
|
|
|
| 1054 |
|
|
/* 1111nnmm11101101 fipr <V_REG_M>,<V_REG_N>*/{"fipr",{V_REG_M,V_REG_N},{HEX_F,REG_NM,HEX_E,HEX_D}, arch_sh4_up},
|
| 1055 |
|
|
|
| 1056 |
|
|
/* 1111nnnn10001101 fldi0 <F_REG_N> */{"fldi0",{F_REG_N},{HEX_F,REG_N,HEX_8,HEX_D}, arch_sh2e_up},
|
| 1057 |
|
|
|
| 1058 |
|
|
/* 1111nnnn10011101 fldi1 <F_REG_N> */{"fldi1",{F_REG_N},{HEX_F,REG_N,HEX_9,HEX_D}, arch_sh2e_up},
|
| 1059 |
|
|
|
| 1060 |
|
|
/* 1111nnnn00011101 flds <F_REG_N>,FPUL*/{"flds",{F_REG_N,FPUL_M},{HEX_F,REG_N,HEX_1,HEX_D}, arch_sh2e_up},
|
| 1061 |
|
|
|
| 1062 |
|
|
/* 1111nnnn00101101 float FPUL,<F_REG_N>*/{"float",{FPUL_M,F_REG_N},{HEX_F,REG_N,HEX_2,HEX_D}, arch_sh2e_up},
|
| 1063 |
|
|
/* 1111nnn000101101 float FPUL,<D_REG_N>*/{"float",{FPUL_M,D_REG_N},{HEX_F,REG_N,HEX_2,HEX_D}, arch_sh2a_or_sh4_up},
|
| 1064 |
|
|
|
| 1065 |
|
|
/* 1111nnnnmmmm1110 fmac FR0,<F_REG_M>,<F_REG_N>*/{"fmac",{F_FR0,F_REG_M,F_REG_N},{HEX_F,REG_N,REG_M,HEX_E}, arch_sh2e_up},
|
| 1066 |
|
|
|
| 1067 |
|
|
/* 1111nnnnmmmm1100 fmov <F_REG_M>,<F_REG_N>*/{"fmov",{F_REG_M,F_REG_N},{HEX_F,REG_N,REG_M,HEX_C}, arch_sh2e_up},
|
| 1068 |
|
|
/* 1111nnn1mmmm1100 fmov <DX_REG_M>,<DX_REG_N>*/{"fmov",{DX_REG_M,DX_REG_N},{HEX_F,REG_N,REG_M,HEX_C}, arch_sh2a_or_sh4_up},
|
| 1069 |
|
|
|
| 1070 |
|
|
/* 1111nnnnmmmm1000 fmov @<REG_M>,<F_REG_N>*/{"fmov",{A_IND_M,F_REG_N},{HEX_F,REG_N,REG_M,HEX_8}, arch_sh2e_up},
|
| 1071 |
|
|
/* 1111nnn1mmmm1000 fmov @<REG_M>,<DX_REG_N>*/{"fmov",{A_IND_M,DX_REG_N},{HEX_F,REG_N,REG_M,HEX_8}, arch_sh2a_or_sh4_up},
|
| 1072 |
|
|
|
| 1073 |
|
|
/* 1111nnnnmmmm1010 fmov <F_REG_M>,@<REG_N>*/{"fmov",{F_REG_M,A_IND_N},{HEX_F,REG_N,REG_M,HEX_A}, arch_sh2e_up},
|
| 1074 |
|
|
/* 1111nnnnmmm11010 fmov <DX_REG_M>,@<REG_N>*/{"fmov",{DX_REG_M,A_IND_N},{HEX_F,REG_N,REG_M,HEX_A}, arch_sh2a_or_sh4_up},
|
| 1075 |
|
|
|
| 1076 |
|
|
/* 1111nnnnmmmm1001 fmov @<REG_M>+,<F_REG_N>*/{"fmov",{A_INC_M,F_REG_N},{HEX_F,REG_N,REG_M,HEX_9}, arch_sh2e_up},
|
| 1077 |
|
|
/* 1111nnn1mmmm1001 fmov @<REG_M>+,<DX_REG_N>*/{"fmov",{A_INC_M,DX_REG_N},{HEX_F,REG_N,REG_M,HEX_9}, arch_sh2a_or_sh4_up},
|
| 1078 |
|
|
|
| 1079 |
|
|
/* 1111nnnnmmmm1011 fmov <F_REG_M>,@-<REG_N>*/{"fmov",{F_REG_M,A_DEC_N},{HEX_F,REG_N,REG_M,HEX_B}, arch_sh2e_up},
|
| 1080 |
|
|
/* 1111nnnnmmm11011 fmov <DX_REG_M>,@-<REG_N>*/{"fmov",{DX_REG_M,A_DEC_N},{HEX_F,REG_N,REG_M,HEX_B}, arch_sh2a_or_sh4_up},
|
| 1081 |
|
|
|
| 1082 |
|
|
/* 1111nnnnmmmm0110 fmov @(R0,<REG_M>),<F_REG_N>*/{"fmov",{A_IND_R0_REG_M,F_REG_N},{HEX_F,REG_N,REG_M,HEX_6}, arch_sh2e_up},
|
| 1083 |
|
|
/* 1111nnn1mmmm0110 fmov @(R0,<REG_M>),<DX_REG_N>*/{"fmov",{A_IND_R0_REG_M,DX_REG_N},{HEX_F,REG_N,REG_M,HEX_6}, arch_sh2a_or_sh4_up},
|
| 1084 |
|
|
|
| 1085 |
|
|
/* 1111nnnnmmmm0111 fmov <F_REG_M>,@(R0,<REG_N>)*/{"fmov",{F_REG_M,A_IND_R0_REG_N},{HEX_F,REG_N,REG_M,HEX_7}, arch_sh2e_up},
|
| 1086 |
|
|
/* 1111nnnnmmm10111 fmov <DX_REG_M>,@(R0,<REG_N>)*/{"fmov",{DX_REG_M,A_IND_R0_REG_N},{HEX_F,REG_N,REG_M,HEX_7}, arch_sh2a_or_sh4_up},
|
| 1087 |
|
|
|
| 1088 |
|
|
/* 1111nnn1mmmm1000 fmov.d @<REG_M>,<DX_REG_N>*/{"fmov.d",{A_IND_M,DX_REG_N},{HEX_F,REG_N,REG_M,HEX_8}, arch_sh2a_or_sh4_up},
|
| 1089 |
|
|
/* 1111nnnnmmm11010 fmov.d <DX_REG_M>,@<REG_N>*/{"fmov.d",{DX_REG_M,A_IND_N},{HEX_F,REG_N,REG_M,HEX_A}, arch_sh2a_or_sh4_up},
|
| 1090 |
|
|
/* 1111nnn1mmmm1001 fmov.d @<REG_M>+,<DX_REG_N>*/{"fmov.d",{A_INC_M,DX_REG_N},{HEX_F,REG_N,REG_M,HEX_9}, arch_sh2a_or_sh4_up},
|
| 1091 |
|
|
/* 1111nnnnmmm11011 fmov.d <DX_REG_M>,@-<REG_N>*/{"fmov.d",{DX_REG_M,A_DEC_N},{HEX_F,REG_N,REG_M,HEX_B}, arch_sh2a_or_sh4_up},
|
| 1092 |
|
|
/* 1111nnn1mmmm0110 fmov.d @(R0,<REG_M>),<DX_REG_N>*/{"fmov.d",{A_IND_R0_REG_M,DX_REG_N},{HEX_F,REG_N,REG_M,HEX_6}, arch_sh2a_or_sh4_up},
|
| 1093 |
|
|
/* 1111nnnnmmm10111 fmov.d <DX_REG_M>,@(R0,<REG_N>)*/{"fmov.d",{DX_REG_M,A_IND_R0_REG_N},{HEX_F,REG_N,REG_M,HEX_7}, arch_sh2a_or_sh4_up},
|
| 1094 |
|
|
/* 0011nnnnmmmm0001 0011dddddddddddd fmov.d <DX_REG_M>,@(<DISP12>,<REG_N>) */
|
| 1095 |
|
|
{"fmov.d",{DX_REG_M,A_DISP_REG_N},{HEX_3,REG_N,REG_M,HEX_1,HEX_3,DISP1_12BY8}, arch_sh2a_up | arch_op32},
|
| 1096 |
|
|
/* 0011nnnnmmmm0001 0111dddddddddddd fmov.d @(<DISP12>,<REG_M>),<DX_REG_N> */
|
| 1097 |
|
|
{"fmov.d",{A_DISP_REG_M,DX_REG_N},{HEX_3,REG_N,REG_M,HEX_1,HEX_7,DISP0_12BY8}, arch_sh2a_up | arch_op32},
|
| 1098 |
|
|
|
| 1099 |
|
|
/* 1111nnnnmmmm1000 fmov.s @<REG_M>,<F_REG_N>*/{"fmov.s",{A_IND_M,F_REG_N},{HEX_F,REG_N,REG_M,HEX_8}, arch_sh2e_up},
|
| 1100 |
|
|
|
| 1101 |
|
|
/* 1111nnnnmmmm1010 fmov.s <F_REG_M>,@<REG_N>*/{"fmov.s",{F_REG_M,A_IND_N},{HEX_F,REG_N,REG_M,HEX_A}, arch_sh2e_up},
|
| 1102 |
|
|
|
| 1103 |
|
|
/* 1111nnnnmmmm1001 fmov.s @<REG_M>+,<F_REG_N>*/{"fmov.s",{A_INC_M,F_REG_N},{HEX_F,REG_N,REG_M,HEX_9}, arch_sh2e_up},
|
| 1104 |
|
|
|
| 1105 |
|
|
/* 1111nnnnmmmm1011 fmov.s <F_REG_M>,@-<REG_N>*/{"fmov.s",{F_REG_M,A_DEC_N},{HEX_F,REG_N,REG_M,HEX_B}, arch_sh2e_up},
|
| 1106 |
|
|
|
| 1107 |
|
|
/* 1111nnnnmmmm0110 fmov.s @(R0,<REG_M>),<F_REG_N>*/{"fmov.s",{A_IND_R0_REG_M,F_REG_N},{HEX_F,REG_N,REG_M,HEX_6}, arch_sh2e_up},
|
| 1108 |
|
|
|
| 1109 |
|
|
/* 1111nnnnmmmm0111 fmov.s <F_REG_M>,@(R0,<REG_N>)*/{"fmov.s",{F_REG_M,A_IND_R0_REG_N},{HEX_F,REG_N,REG_M,HEX_7}, arch_sh2e_up},
|
| 1110 |
|
|
/* 0011nnnnmmmm0001 0011dddddddddddd fmov.s <F_REG_M>,@(<DISP12>,<REG_N>) */
|
| 1111 |
|
|
{"fmov.s",{F_REG_M,A_DISP_REG_N},{HEX_3,REG_N,REG_M,HEX_1,HEX_3,DISP1_12BY4}, arch_sh2a_up | arch_op32},
|
| 1112 |
|
|
/* 0011nnnnmmmm0001 0111dddddddddddd fmov.s @(<DISP12>,<REG_M>),<F_REG_N> */
|
| 1113 |
|
|
{"fmov.s",{A_DISP_REG_M,F_REG_N},{HEX_3,REG_N,REG_M,HEX_1,HEX_7,DISP0_12BY4}, arch_sh2a_up | arch_op32},
|
| 1114 |
|
|
|
| 1115 |
|
|
/* 1111nnnnmmmm0010 fmul <F_REG_M>,<F_REG_N>*/{"fmul",{F_REG_M,F_REG_N},{HEX_F,REG_N,REG_M,HEX_2}, arch_sh2e_up},
|
| 1116 |
|
|
/* 1111nnn0mmm00010 fmul <D_REG_M>,<D_REG_N>*/{"fmul",{D_REG_M,D_REG_N},{HEX_F,REG_N,REG_M,HEX_2}, arch_sh2a_or_sh4_up},
|
| 1117 |
|
|
|
| 1118 |
|
|
/* 1111nnnn01001101 fneg <F_REG_N> */{"fneg",{F_REG_N},{HEX_F,REG_N,HEX_4,HEX_D}, arch_sh2e_up},
|
| 1119 |
|
|
/* 1111nnn001001101 fneg <D_REG_N> */{"fneg",{D_REG_N},{HEX_F,REG_N,HEX_4,HEX_D}, arch_sh2a_or_sh4_up},
|
| 1120 |
|
|
|
| 1121 |
|
|
/* 1111011111111101 fpchg */{"fpchg",{0},{HEX_F,HEX_7,HEX_F,HEX_D}, arch_sh4a_up},
|
| 1122 |
|
|
|
| 1123 |
|
|
/* 1111101111111101 frchg */{"frchg",{0},{HEX_F,HEX_B,HEX_F,HEX_D}, arch_sh4_up},
|
| 1124 |
|
|
|
| 1125 |
|
|
/* 1111nnn011111101 fsca FPUL,<D_REG_N> */{"fsca",{FPUL_M,D_REG_N},{HEX_F,REG_N_D,HEX_F,HEX_D}, arch_sh4_up},
|
| 1126 |
|
|
|
| 1127 |
|
|
/* 1111001111111101 fschg */{"fschg",{0},{HEX_F,HEX_3,HEX_F,HEX_D}, arch_sh2a_or_sh4_up},
|
| 1128 |
|
|
|
| 1129 |
|
|
/* 1111nnnn01101101 fsqrt <F_REG_N> */{"fsqrt",{F_REG_N},{HEX_F,REG_N,HEX_6,HEX_D}, arch_sh2a_or_sh3e_up},
|
| 1130 |
|
|
/* 1111nnn001101101 fsqrt <D_REG_N> */{"fsqrt",{D_REG_N},{HEX_F,REG_N,HEX_6,HEX_D}, arch_sh2a_or_sh4_up},
|
| 1131 |
|
|
|
| 1132 |
|
|
/* 1111nnnn01111101 fsrra <F_REG_N> */{"fsrra",{F_REG_N},{HEX_F,REG_N,HEX_7,HEX_D}, arch_sh4_up},
|
| 1133 |
|
|
|
| 1134 |
|
|
/* 1111nnnn00001101 fsts FPUL,<F_REG_N>*/{"fsts",{FPUL_M,F_REG_N},{HEX_F,REG_N,HEX_0,HEX_D}, arch_sh2e_up},
|
| 1135 |
|
|
|
| 1136 |
|
|
/* 1111nnnnmmmm0001 fsub <F_REG_M>,<F_REG_N>*/{"fsub",{F_REG_M,F_REG_N},{HEX_F,REG_N,REG_M,HEX_1}, arch_sh2e_up},
|
| 1137 |
|
|
/* 1111nnn0mmm00001 fsub <D_REG_M>,<D_REG_N>*/{"fsub",{D_REG_M,D_REG_N},{HEX_F,REG_N,REG_M,HEX_1}, arch_sh2a_or_sh4_up},
|
| 1138 |
|
|
|
| 1139 |
|
|
/* 1111nnnn00111101 ftrc <F_REG_N>,FPUL*/{"ftrc",{F_REG_N,FPUL_M},{HEX_F,REG_N,HEX_3,HEX_D}, arch_sh2e_up},
|
| 1140 |
|
|
/* 1111nnnn00111101 ftrc <D_REG_N>,FPUL*/{"ftrc",{D_REG_N,FPUL_M},{HEX_F,REG_N,HEX_3,HEX_D}, arch_sh2a_or_sh4_up},
|
| 1141 |
|
|
|
| 1142 |
|
|
/* 1111nn0111111101 ftrv XMTRX_M4,<V_REG_n>*/{"ftrv",{XMTRX_M4,V_REG_N},{HEX_F,REG_N_B01,HEX_F,HEX_D}, arch_sh4_up},
|
| 1143 |
|
|
|
| 1144 |
|
|
/* 10000110nnnn0iii bclr #<imm>, <REG_N> */ {"bclr",{A_IMM, A_REG_N},{HEX_8,HEX_6,REG_N,IMM0_3c}, arch_sh2a_nofpu_up},
|
| 1145 |
|
|
/* 0011nnnn0iii1001 0000dddddddddddd bclr.b #<imm>,@(<DISP12>,<REG_N>) */
|
| 1146 |
|
|
{"bclr.b",{A_IMM,A_DISP_REG_N},{HEX_3,REG_N,IMM0_3Uc,HEX_9,HEX_0,DISP1_12}, arch_sh2a_nofpu_up | arch_op32},
|
| 1147 |
|
|
/* 10000111nnnn1iii bld #<imm>, <REG_N> */ {"bld",{A_IMM, A_REG_N},{HEX_8,HEX_7,REG_N,IMM0_3s}, arch_sh2a_nofpu_up},
|
| 1148 |
|
|
/* 0011nnnn0iii1001 0011dddddddddddd bld.b #<imm>,@(<DISP12>,<REG_N>) */
|
| 1149 |
|
|
{"bld.b",{A_IMM,A_DISP_REG_N},{HEX_3,REG_N,IMM0_3Uc,HEX_9,HEX_3,DISP1_12}, arch_sh2a_nofpu_up | arch_op32},
|
| 1150 |
|
|
/* 10000110nnnn1iii bset #<imm>, <REG_N> */ {"bset",{A_IMM, A_REG_N},{HEX_8,HEX_6,REG_N,IMM0_3s}, arch_sh2a_nofpu_up},
|
| 1151 |
|
|
/* 0011nnnn0iii1001 0001dddddddddddd bset.b #<imm>,@(<DISP12>,<REG_N>) */
|
| 1152 |
|
|
{"bset.b",{A_IMM,A_DISP_REG_N},{HEX_3,REG_N,IMM0_3Uc,HEX_9,HEX_1,DISP1_12}, arch_sh2a_nofpu_up | arch_op32},
|
| 1153 |
|
|
/* 10000111nnnn0iii bst #<imm>, <REG_N> */ {"bst",{A_IMM, A_REG_N},{HEX_8,HEX_7,REG_N,IMM0_3c}, arch_sh2a_nofpu_up},
|
| 1154 |
|
|
/* 0011nnnn0iii1001 0010dddddddddddd bst.b #<imm>,@(<DISP12>,<REG_N>) */
|
| 1155 |
|
|
{"bst.b",{A_IMM,A_DISP_REG_N},{HEX_3,REG_N,IMM0_3Uc,HEX_9,HEX_2,DISP1_12}, arch_sh2a_nofpu_up | arch_op32},
|
| 1156 |
|
|
/* 0100nnnn10010001 clips.b <REG_N> */ {"clips.b",{A_REG_N},{HEX_4,REG_N,HEX_9,HEX_1}, arch_sh2a_nofpu_up},
|
| 1157 |
|
|
/* 0100nnnn10010101 clips.w <REG_N> */ {"clips.w",{A_REG_N},{HEX_4,REG_N,HEX_9,HEX_5}, arch_sh2a_nofpu_up},
|
| 1158 |
|
|
/* 0100nnnn10000001 clipu.b <REG_N> */ {"clipu.b",{A_REG_N},{HEX_4,REG_N,HEX_8,HEX_1}, arch_sh2a_nofpu_up},
|
| 1159 |
|
|
/* 0100nnnn10000101 clipu.w <REG_N> */ {"clipu.w",{A_REG_N},{HEX_4,REG_N,HEX_8,HEX_5}, arch_sh2a_nofpu_up},
|
| 1160 |
|
|
/* 0100nnnn10010100 divs R0,<REG_N> */ {"divs",{A_R0,A_REG_N},{HEX_4,REG_N,HEX_9,HEX_4}, arch_sh2a_nofpu_up},
|
| 1161 |
|
|
/* 0100nnnn10000100 divu R0,<REG_N> */ {"divu",{A_R0,A_REG_N},{HEX_4,REG_N,HEX_8,HEX_4}, arch_sh2a_nofpu_up},
|
| 1162 |
|
|
/* 0100mmmm01001011 jsr/n @<REG_M> */ {"jsr/n",{A_IND_M},{HEX_4,REG_M,HEX_4,HEX_B}, arch_sh2a_nofpu_up},
|
| 1163 |
|
|
/* 10000011dddddddd jsr/n @@(<disp>,TBR) */ {"jsr/n",{A_DISP2_TBR},{HEX_8,HEX_3,IMM0_8BY4}, arch_sh2a_nofpu_up},
|
| 1164 |
|
|
/* 0100mmmm11100101 ldbank @<REG_M>,R0 */ {"ldbank",{A_IND_M,A_R0},{HEX_4,REG_M,HEX_E,HEX_5}, arch_sh2a_nofpu_up},
|
| 1165 |
|
|
/* 0100mmmm11110001 movml.l <REG_M>,@-R15 */ {"movml.l",{A_REG_M,A_DEC_R15},{HEX_4,REG_M,HEX_F,HEX_1}, arch_sh2a_nofpu_up},
|
| 1166 |
|
|
/* 0100mmmm11110101 movml.l @R15+,<REG_M> */ {"movml.l",{A_INC_R15,A_REG_M},{HEX_4,REG_M,HEX_F,HEX_5}, arch_sh2a_nofpu_up},
|
| 1167 |
|
|
/* 0100mmmm11110000 movml.l <REG_M>,@-R15 */ {"movmu.l",{A_REG_M,A_DEC_R15},{HEX_4,REG_M,HEX_F,HEX_0}, arch_sh2a_nofpu_up},
|
| 1168 |
|
|
/* 0100mmmm11110100 movml.l @R15+,<REG_M> */ {"movmu.l",{A_INC_R15,A_REG_M},{HEX_4,REG_M,HEX_F,HEX_4}, arch_sh2a_nofpu_up},
|
| 1169 |
|
|
/* 0000nnnn00111001 movrt <REG_N> */ {"movrt",{A_REG_N},{HEX_0,REG_N,HEX_3,HEX_9}, arch_sh2a_nofpu_up},
|
| 1170 |
|
|
/* 0100nnnn10000000 mulr R0,<REG_N> */ {"mulr",{A_R0,A_REG_N},{HEX_4,REG_N,HEX_8,HEX_0}, arch_sh2a_nofpu_up},
|
| 1171 |
|
|
/* 0000000001101000 nott */ {"nott",{A_END},{HEX_0,HEX_0,HEX_6,HEX_8}, arch_sh2a_nofpu_up},
|
| 1172 |
|
|
/* 0000000001011011 resbank */ {"resbank",{A_END},{HEX_0,HEX_0,HEX_5,HEX_B}, arch_sh2a_nofpu_up},
|
| 1173 |
|
|
/* 0000000001101011 rts/n */ {"rts/n",{A_END},{HEX_0,HEX_0,HEX_6,HEX_B}, arch_sh2a_nofpu_up},
|
| 1174 |
|
|
/* 0000mmmm01111011 rtv/n <REG_M>*/ {"rtv/n",{A_REG_M},{HEX_0,REG_M,HEX_7,HEX_B}, arch_sh2a_nofpu_up},
|
| 1175 |
|
|
/* 0100nnnn11100001 stbank R0,@<REG_N>*/ {"stbank",{A_R0,A_IND_N},{HEX_4,REG_N,HEX_E,HEX_1}, arch_sh2a_nofpu_up},
|
| 1176 |
|
|
|
| 1177 |
|
|
/* 0011nnnn0iii1001 0100dddddddddddd band.b #<imm>,@(<DISP12>,<REG_N>) */
|
| 1178 |
|
|
{"band.b",{A_IMM,A_DISP_REG_N},{HEX_3,REG_N,IMM0_3Uc,HEX_9,HEX_4,DISP1_12}, arch_sh2a_nofpu_up | arch_op32},
|
| 1179 |
|
|
/* 0011nnnn0iii1001 1100dddddddddddd bandnot.b #<imm>,@(<DISP12>,<REG_N>) */
|
| 1180 |
|
|
{"bandnot.b",{A_IMM,A_DISP_REG_N},{HEX_3,REG_N,IMM0_3Uc,HEX_9,HEX_C,DISP1_12}, arch_sh2a_nofpu_up | arch_op32},
|
| 1181 |
|
|
/* 0011nnnn0iii1001 1011dddddddddddd bldnot.b #<imm>,@(<DISP12>,<REG_N>) */
|
| 1182 |
|
|
{"bldnot.b",{A_IMM,A_DISP_REG_N},{HEX_3,REG_N,IMM0_3Uc,HEX_9,HEX_B,DISP1_12}, arch_sh2a_nofpu_up | arch_op32},
|
| 1183 |
|
|
/* 0011nnnn0iii1001 0101dddddddddddd bor.b #<imm>,@(<DISP12>,<REG_N>) */
|
| 1184 |
|
|
{"bor.b",{A_IMM,A_DISP_REG_N},{HEX_3,REG_N,IMM0_3Uc,HEX_9,HEX_5,DISP1_12}, arch_sh2a_nofpu_up | arch_op32},
|
| 1185 |
|
|
/* 0011nnnn0iii1001 1101dddddddddddd bornot.b #<imm>,@(<DISP12>,<REG_N>) */
|
| 1186 |
|
|
{"bornot.b",{A_IMM,A_DISP_REG_N},{HEX_3,REG_N,IMM0_3Uc,HEX_9,HEX_D,DISP1_12}, arch_sh2a_nofpu_up | arch_op32},
|
| 1187 |
|
|
/* 0011nnnn0iii1001 0110dddddddddddd bxor.b #<imm>,@(<DISP12>,<REG_N>) */
|
| 1188 |
|
|
{"bxor.b",{A_IMM,A_DISP_REG_N},{HEX_3,REG_N,IMM0_3Uc,HEX_9,HEX_6,DISP1_12}, arch_sh2a_nofpu_up | arch_op32},
|
| 1189 |
|
|
/* 0000nnnniiii0000 iiiiiiiiiiiiiiii movi20 #<imm>,<REG_N> */
|
| 1190 |
|
|
{"movi20",{A_IMM,A_REG_N},{HEX_0,REG_N,IMM0_20_4,HEX_0,IMM0_20}, arch_sh2a_nofpu_up | arch_op32},
|
| 1191 |
|
|
/* 0000nnnniiii0001 iiiiiiiiiiiiiiii movi20s #<imm>,<REG_N> */
|
| 1192 |
|
|
{"movi20s",{A_IMM,A_REG_N},{HEX_0,REG_N,IMM0_20_4,HEX_1,IMM0_20BY8}, arch_sh2a_nofpu_up | arch_op32},
|
| 1193 |
|
|
/* 0011nnnnmmmm0001 1000dddddddddddd movu.b @(<DISP12>,<REG_M>),<REG_N> */
|
| 1194 |
|
|
{"movu.b",{A_DISP_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_1,HEX_8,DISP0_12}, arch_sh2a_nofpu_up | arch_op32},
|
| 1195 |
|
|
/* 0011nnnnmmmm0001 1001dddddddddddd movu.w @(<DISP12>,<REG_M>),<REG_N> */
|
| 1196 |
|
|
{"movu.w",{A_DISP_REG_M,A_REG_N},{HEX_3,REG_N,REG_M,HEX_1,HEX_9,DISP0_12BY2}, arch_sh2a_nofpu_up | arch_op32},
|
| 1197 |
|
|
|
| 1198 |
|
|
{ 0, {0}, {0}, 0 }
|
| 1199 |
|
|
};
|
| 1200 |
|
|
|
| 1201 |
|
|
#endif
|