OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [gnu-old/] [gdb-7.1/] [sim/] [testsuite/] [sim/] [cris/] [hw/] [rv-n-cris/] [trivial5.ms] - Blame information for rev 856

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 227 jeremybenn
#mach: crisv10 crisv32
2
#sim(crisv10): --hw-device "/rv/trace? true"
3
#sim(crisv32): --hw-device "/rv/trace? true"
4
#output: /rv: WD\n
5
#output: /rv: REG R 0xd0000032\n
6
#output: /rv: := 0xabcdef01\n
7
#output: /rv: REG W 0xd0000036 := 0xaabbccdd\n
8
#output: /rv: REG R 0xd0000036\n
9
#output: /rv: := 0x76543210\n
10
#output: pass\n
11
 
12
# Test trace output for read and write.
13
 
14
#r @,@srcdir@/trivial4.r
15
 
16
 .include "trivial4.ms"

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.