OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [gnu-src/] [binutils-2.18.50/] [gas/] [testsuite/] [gas/] [v850/] [v850e1.d] - Blame information for rev 156

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 38 julius
#objdump: -dr --prefix-addresses --show-raw-insn
2
#name: V850E1 instruction tests
3
#as: -mv850e1
4
 
5
# Test the new instructions in the V850E1 processor
6
 
7
.*: +file format .*v850.*
8
 
9
Disassembly of section .text:
10
0x0+00 e0 0f 42 13 [    ]*bsh   r1, r2
11
0x0+04 e0 1f 40 23 [    ]*bsw   sp, gp
12
0x0+08 05 02  [         ]*callt 5
13
0x0+0a e8 3f e4 00 [    ]*clr1  r7, r8
14
0x0+0e f6 17 14 1b [    ]*cmov  nz, -10, r2, sp
15
0x0+12 e1 17 34 1b [    ]*cmov  nz, r1, r2, sp
16
0x0+16 e0 07 44 01 [    ]*ctret
17
0x0+1a e0 07 46 01 [    ]*dbret
18
0x0+1e 40 f8  [         ]*dbtrap
19
0x0+20 4e 06 00 80 [    ]*dispose       7, {r24}, r0
20
0x0+24 4e 06 05 70 [    ]*dispose       7, {r25 - r27}, r5
21
0x0+28 e1 17 c0 1a [    ]*div   r1, r2, sp
22
0x0+2c e4 2f 80 32 [    ]*divh  gp, r5, r6
23
0x0+30 e7 47 82 4a [    ]*divhu r7, r8, r9
24
0x0+34 ea 5f c2 62 [    ]*divu  r10, r11, r12
25
0x0+38 e0 6f 44 73 [    ]*hsw   r13, r14
26
0x0+3c a1 17 0d 00 [    ]*ld.bu 13\[r1\],r2
27
0x0+40 e3 27 11 00 [    ]*ld.hu 16\[sp\],gp
28
0x0+44 21 06 78 56 34 12 [      ]*mov   0x12345678, r1
29
0x0+4a e5 17 40 1a [    ]*mul   5, r2, sp
30
0x0+4e e1 17 20 1a [    ]*mul   r1, r2, sp
31
0x0+52 e4 2f 22 32 [    ]*mulu  gp, r5, r6
32
0x0+56 e3 2f 46 32 [    ]*mulu  35, r5, r6
33
0x0+5a ea 4f e2 00 [    ]*not1  r9, r10
34
0x0+5e a8 07 01 80 [    ]*prepare       {r24}, 20
35
0x0+62 a8 07 03 70 [    ]*prepare       {r25 - r27}, 20, sp
36
0x0+66 e1 4f e0 00 [    ]*set1  r9, r1
37
0x0+6a ea 47 00 02 [    ]*sasf  nz, r8
38
0x0+6e 60 20  [         ]*sld.bu        0\[ep\],gp
39
0x0+70 77 28  [         ]*sld.hu        14\[ep\],r5
40
0x0+72 a1 00  [         ]*sxb   r1
41
0x0+74 e2 00  [         ]*sxh   r2
42
0x0+76 ff 07 e6 00 [    ]*tst1  r0, lp
43
0x0+7a 83 00  [         ]*zxb   sp
44
0x0+7c c4 00  [         ]*zxh   gp

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.