OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [binutils-2.20.1/] [gas/] [doc/] [c-mips.texi] - Blame information for rev 205

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 205 julius
@c Copyright 1991, 1992, 1993, 1994, 1995, 1997, 1999, 2000, 2001,
2
@c 2002, 2003, 2004, 2005, 2006, 2007, 2008, 2009
3
@c Free Software Foundation, Inc.
4
@c This is part of the GAS manual.
5
@c For copying conditions, see the file as.texinfo.
6
@ifset GENERIC
7
@page
8
@node MIPS-Dependent
9
@chapter MIPS Dependent Features
10
@end ifset
11
@ifclear GENERIC
12
@node Machine Dependencies
13
@chapter MIPS Dependent Features
14
@end ifclear
15
 
16
@cindex MIPS processor
17
@sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
18
different @sc{mips} processors, and MIPS ISA levels I through V, MIPS32,
19
and MIPS64.  For information about the @sc{mips} instruction set, see
20
@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
21
For an overview of @sc{mips} assembly conventions, see ``Appendix D:
22
Assembly Language Programming'' in the same work.
23
 
24
@menu
25
* MIPS Opts::           Assembler options
26
* MIPS Object::         ECOFF object code
27
* MIPS Stabs::          Directives for debugging information
28
* MIPS ISA::            Directives to override the ISA level
29
* MIPS symbol sizes::   Directives to override the size of symbols
30
* MIPS autoextend::     Directives for extending MIPS 16 bit instructions
31
* MIPS insn::           Directive to mark data as an instruction
32
* MIPS option stack::   Directives to save and restore options
33
* MIPS ASE instruction generation overrides:: Directives to control
34
                        generation of MIPS ASE instructions
35
* MIPS floating-point:: Directives to override floating-point options
36
@end menu
37
 
38
@node MIPS Opts
39
@section Assembler options
40
 
41
The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
42
special options:
43
 
44
@table @code
45
@cindex @code{-G} option (MIPS)
46
@item -G @var{num}
47
This option sets the largest size of an object that can be referenced
48
implicitly with the @code{gp} register.  It is only accepted for targets
49
that use @sc{ecoff} format.  The default value is 8.
50
 
51
@cindex @code{-EB} option (MIPS)
52
@cindex @code{-EL} option (MIPS)
53
@cindex MIPS big-endian output
54
@cindex MIPS little-endian output
55
@cindex big-endian output, MIPS
56
@cindex little-endian output, MIPS
57
@item -EB
58
@itemx -EL
59
Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
60
little-endian output at run time (unlike the other @sc{gnu} development
61
tools, which must be configured for one or the other).  Use @samp{-EB}
62
to select big-endian output, and @samp{-EL} for little-endian.
63
 
64
@item -KPIC
65
@cindex PIC selection, MIPS
66
@cindex @option{-KPIC} option, MIPS
67
Generate SVR4-style PIC.  This option tells the assembler to generate
68
SVR4-style position-independent macro expansions.  It also tells the
69
assembler to mark the output file as PIC.
70
 
71
@item -mvxworks-pic
72
@cindex @option{-mvxworks-pic} option, MIPS
73
Generate VxWorks PIC.  This option tells the assembler to generate
74
VxWorks-style position-independent macro expansions.
75
 
76
@cindex MIPS architecture options
77
@item -mips1
78
@itemx -mips2
79
@itemx -mips3
80
@itemx -mips4
81
@itemx -mips5
82
@itemx -mips32
83
@itemx -mips32r2
84
@itemx -mips64
85
@itemx -mips64r2
86
Generate code for a particular MIPS Instruction Set Architecture level.
87
@samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
88
@samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
89
@sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
90
@sc{r10000} processors.  @samp{-mips5}, @samp{-mips32}, @samp{-mips32r2},
91
@samp{-mips64}, and @samp{-mips64r2}
92
correspond to generic
93
@sc{MIPS V}, @sc{MIPS32}, @sc{MIPS32 Release 2}, @sc{MIPS64},
94
and @sc{MIPS64 Release 2}
95
ISA processors, respectively.  You can also switch
96
instruction sets during the assembly; see @ref{MIPS ISA, Directives to
97
override the ISA level}.
98
 
99
@item -mgp32
100
@itemx -mfp32
101
Some macros have different expansions for 32-bit and 64-bit registers.
102
The register sizes are normally inferred from the ISA and ABI, but these
103
flags force a certain group of registers to be treated as 32 bits wide at
104
all times.  @samp{-mgp32} controls the size of general-purpose registers
105
and @samp{-mfp32} controls the size of floating-point registers.
106
 
107
The @code{.set gp=32} and @code{.set fp=32} directives allow the size
108
of registers to be changed for parts of an object. The default value is
109
restored by @code{.set gp=default} and @code{.set fp=default}.
110
 
111
On some MIPS variants there is a 32-bit mode flag; when this flag is
112
set, 64-bit instructions generate a trap.  Also, some 32-bit OSes only
113
save the 32-bit registers on a context switch, so it is essential never
114
to use the 64-bit registers.
115
 
116
@item -mgp64
117
@itemx -mfp64
118
Assume that 64-bit registers are available.  This is provided in the
119
interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
120
 
121
The @code{.set gp=64} and @code{.set fp=64} directives allow the size
122
of registers to be changed for parts of an object. The default value is
123
restored by @code{.set gp=default} and @code{.set fp=default}.
124
 
125
@item -mips16
126
@itemx -no-mips16
127
Generate code for the MIPS 16 processor.  This is equivalent to putting
128
@code{.set mips16} at the start of the assembly file.  @samp{-no-mips16}
129
turns off this option.
130
 
131
@item -msmartmips
132
@itemx -mno-smartmips
133
Enables the SmartMIPS extensions to the MIPS32 instruction set, which
134
provides a number of new instructions which target smartcard and
135
cryptographic applications.  This is equivalent to putting
136
@code{.set smartmips} at the start of the assembly file.
137
@samp{-mno-smartmips} turns off this option.
138
 
139
@item -mips3d
140
@itemx -no-mips3d
141
Generate code for the MIPS-3D Application Specific Extension.
142
This tells the assembler to accept MIPS-3D instructions.
143
@samp{-no-mips3d} turns off this option.
144
 
145
@item -mdmx
146
@itemx -no-mdmx
147
Generate code for the MDMX Application Specific Extension.
148
This tells the assembler to accept MDMX instructions.
149
@samp{-no-mdmx} turns off this option.
150
 
151
@item -mdsp
152
@itemx -mno-dsp
153
Generate code for the DSP Release 1 Application Specific Extension.
154
This tells the assembler to accept DSP Release 1 instructions.
155
@samp{-mno-dsp} turns off this option.
156
 
157
@item -mdspr2
158
@itemx -mno-dspr2
159
Generate code for the DSP Release 2 Application Specific Extension.
160
This option implies -mdsp.
161
This tells the assembler to accept DSP Release 2 instructions.
162
@samp{-mno-dspr2} turns off this option.
163
 
164
@item -mmt
165
@itemx -mno-mt
166
Generate code for the MT Application Specific Extension.
167
This tells the assembler to accept MT instructions.
168
@samp{-mno-mt} turns off this option.
169
 
170
@item -mfix7000
171
@itemx -mno-fix7000
172
Cause nops to be inserted if the read of the destination register
173
of an mfhi or mflo instruction occurs in the following two instructions.
174
 
175
@item -mfix-vr4120
176
@itemx -no-mfix-vr4120
177
Insert nops to work around certain VR4120 errata.  This option is
178
intended to be used on GCC-generated code: it is not designed to catch
179
all problems in hand-written assembler code.
180
 
181
@item -mfix-vr4130
182
@itemx -no-mfix-vr4130
183
Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
184
 
185
@item -mfix-24k
186
@itemx -no-mfix-24k
187
Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
188
 
189
@item -m4010
190
@itemx -no-m4010
191
Generate code for the LSI @sc{r4010} chip.  This tells the assembler to
192
accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
193
etc.), and to not schedule @samp{nop} instructions around accesses to
194
the @samp{HI} and @samp{LO} registers.  @samp{-no-m4010} turns off this
195
option.
196
 
197
@item -m4650
198
@itemx -no-m4650
199
Generate code for the MIPS @sc{r4650} chip.  This tells the assembler to accept
200
the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
201
instructions around accesses to the @samp{HI} and @samp{LO} registers.
202
@samp{-no-m4650} turns off this option.
203
 
204
@itemx -m3900
205
@itemx -no-m3900
206
@itemx -m4100
207
@itemx -no-m4100
208
For each option @samp{-m@var{nnnn}}, generate code for the MIPS
209
@sc{r@var{nnnn}} chip.  This tells the assembler to accept instructions
210
specific to that chip, and to schedule for that chip's hazards.
211
 
212
@item -march=@var{cpu}
213
Generate code for a particular MIPS cpu.  It is exactly equivalent to
214
@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
215
understood.  Valid @var{cpu} value are:
216
 
217
@quotation
218
2000,
219
3000,
220
3900,
221
4000,
222
4010,
223
4100,
224
4111,
225
vr4120,
226
vr4130,
227
vr4181,
228
4300,
229
4400,
230
4600,
231
4650,
232
5000,
233
rm5200,
234
rm5230,
235
rm5231,
236
rm5261,
237
rm5721,
238
vr5400,
239
vr5500,
240
6000,
241
rm7000,
242
8000,
243
rm9000,
244
10000,
245
12000,
246
14000,
247
16000,
248
4kc,
249
4km,
250
4kp,
251
4ksc,
252
4kec,
253
4kem,
254
4kep,
255
4ksd,
256
m4k,
257
m4kp,
258
24kc,
259
24kf2_1,
260
24kf,
261
24kf1_1,
262
24kec,
263
24kef2_1,
264
24kef,
265
24kef1_1,
266
34kc,
267
34kf2_1,
268
34kf,
269
34kf1_1,
270
74kc,
271
74kf2_1,
272
74kf,
273
74kf1_1,
274
74kf3_2,
275
1004kc,
276
1004kf2_1,
277
1004kf,
278
1004kf1_1,
279
5kc,
280
5kf,
281
20kc,
282
25kf,
283
sb1,
284
sb1a,
285
loongson2e,
286
loongson2f,
287
octeon,
288
xlr
289
@end quotation
290
 
291
For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
292
accepted as synonyms for @samp{@var{n}f1_1}.  These values are
293
deprecated.
294
 
295
@item -mtune=@var{cpu}
296
Schedule and tune for a particular MIPS cpu.  Valid @var{cpu} values are
297
identical to @samp{-march=@var{cpu}}.
298
 
299
@item -mabi=@var{abi}
300
Record which ABI the source code uses.  The recognized arguments
301
are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
302
 
303
@item -msym32
304
@itemx -mno-sym32
305
@cindex -msym32
306
@cindex -mno-sym32
307
Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
308
the beginning of the assembler input.  @xref{MIPS symbol sizes}.
309
 
310
@cindex @code{-nocpp} ignored (MIPS)
311
@item -nocpp
312
This option is ignored.  It is accepted for command-line compatibility with
313
other assemblers, which use it to turn off C style preprocessing.  With
314
@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
315
@sc{gnu} assembler itself never runs the C preprocessor.
316
 
317
@item -msoft-float
318
@itemx -mhard-float
319
Disable or enable floating-point instructions.  Note that by default
320
floating-point instructions are always allowed even with CPU targets
321
that don't have support for these instructions.
322
 
323
@item -msingle-float
324
@itemx -mdouble-float
325
Disable or enable double-precision floating-point operations.  Note
326
that by default double-precision floating-point operations are always
327
allowed even with CPU targets that don't have support for these
328
operations.
329
 
330
@item --construct-floats
331
@itemx --no-construct-floats
332
The @code{--no-construct-floats} option disables the construction of
333
double width floating point constants by loading the two halves of the
334
value into the two single width floating point registers that make up
335
the double width register.  This feature is useful if the processor
336
support the FR bit in its status  register, and this bit is known (by
337
the programmer) to be set.  This bit prevents the aliasing of the double
338
width register by the single width registers.
339
 
340
By default @code{--construct-floats} is selected, allowing construction
341
of these floating point constants.
342
 
343
@item --trap
344
@itemx --no-break
345
@c FIXME!  (1) reflect these options (next item too) in option summaries;
346
@c         (2) stop teasing, say _which_ instructions expanded _how_.
347
@code{@value{AS}} automatically macro expands certain division and
348
multiplication instructions to check for overflow and division by zero.  This
349
option causes @code{@value{AS}} to generate code to take a trap exception
350
rather than a break exception when an error is detected.  The trap instructions
351
are only supported at Instruction Set Architecture level 2 and higher.
352
 
353
@item --break
354
@itemx --no-trap
355
Generate code to take a break exception rather than a trap exception when an
356
error is detected.  This is the default.
357
 
358
@item -mpdr
359
@itemx -mno-pdr
360
Control generation of @code{.pdr} sections.  Off by default on IRIX, on
361
elsewhere.
362
 
363
@item -mshared
364
@itemx -mno-shared
365
When generating code using the Unix calling conventions (selected by
366
@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
367
which can go into a shared library.  The @samp{-mno-shared} option
368
tells gas to generate code which uses the calling convention, but can
369
not go into a shared library.  The resulting code is slightly more
370
efficient.  This option only affects the handling of the
371
@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
372
@end table
373
 
374
@node MIPS Object
375
@section MIPS ECOFF object code
376
 
377
@cindex ECOFF sections
378
@cindex MIPS ECOFF sections
379
Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
380
besides the usual @code{.text}, @code{.data} and @code{.bss}.  The
381
additional sections are @code{.rdata}, used for read-only data,
382
@code{.sdata}, used for small data, and @code{.sbss}, used for small
383
common objects.
384
 
385
@cindex small objects, MIPS ECOFF
386
@cindex @code{gp} register, MIPS
387
When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
388
register to form the address of a ``small object''.  Any object in the
389
@code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
390
For external objects, or for objects in the @code{.bss} section, you can use
391
the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
392
@code{$gp}; the default value is 8, meaning that a reference to any object
393
eight bytes or smaller uses @code{$gp}.  Passing @samp{-G 0} to
394
@code{@value{AS}} prevents it from using the @code{$gp} register on the basis
395
of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
396
or @code{sbss} in any case).  The size of an object in the @code{.bss} section
397
is set by the @code{.comm} or @code{.lcomm} directive that defines it.  The
398
size of an external object may be set with the @code{.extern} directive.  For
399
example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
400
in length, whie leaving @code{sym} otherwise undefined.
401
 
402
Using small @sc{ecoff} objects requires linker support, and assumes that the
403
@code{$gp} register is correctly initialized (normally done automatically by
404
the startup code).  @sc{mips} @sc{ecoff} assembly code must not modify the
405
@code{$gp} register.
406
 
407
@node MIPS Stabs
408
@section Directives for debugging information
409
 
410
@cindex MIPS debugging directives
411
@sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
412
generating debugging information which are not support by traditional @sc{mips}
413
assemblers.  These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
414
@code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
415
@code{.stabd}, @code{.stabn}, and @code{.stabs}.  The debugging information
416
generated by the three @code{.stab} directives can only be read by @sc{gdb},
417
not by traditional @sc{mips} debuggers (this enhancement is required to fully
418
support C++ debugging).  These directives are primarily used by compilers, not
419
assembly language programmers!
420
 
421
@node MIPS symbol sizes
422
@section Directives to override the size of symbols
423
 
424
@cindex @code{.set sym32}
425
@cindex @code{.set nosym32}
426
The n64 ABI allows symbols to have any 64-bit value.  Although this
427
provides a great deal of flexibility, it means that some macros have
428
much longer expansions than their 32-bit counterparts.  For example,
429
the non-PIC expansion of @samp{dla $4,sym} is usually:
430
 
431
@smallexample
432
lui     $4,%highest(sym)
433
lui     $1,%hi(sym)
434
daddiu  $4,$4,%higher(sym)
435
daddiu  $1,$1,%lo(sym)
436
dsll32  $4,$4,0
437
daddu   $4,$4,$1
438
@end smallexample
439
 
440
whereas the 32-bit expansion is simply:
441
 
442
@smallexample
443
lui     $4,%hi(sym)
444
daddiu  $4,$4,%lo(sym)
445
@end smallexample
446
 
447
n64 code is sometimes constructed in such a way that all symbolic
448
constants are known to have 32-bit values, and in such cases, it's
449
preferable to use the 32-bit expansion instead of the 64-bit
450
expansion.
451
 
452
You can use the @code{.set sym32} directive to tell the assembler
453
that, from this point on, all expressions of the form
454
@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
455
have 32-bit values.  For example:
456
 
457
@smallexample
458
.set sym32
459
dla     $4,sym
460
lw      $4,sym+16
461
sw      $4,sym+0x8000($4)
462
@end smallexample
463
 
464
will cause the assembler to treat @samp{sym}, @code{sym+16} and
465
@code{sym+0x8000} as 32-bit values.  The handling of non-symbolic
466
addresses is not affected.
467
 
468
The directive @code{.set nosym32} ends a @code{.set sym32} block and
469
reverts to the normal behavior.  It is also possible to change the
470
symbol size using the command-line options @option{-msym32} and
471
@option{-mno-sym32}.
472
 
473
These options and directives are always accepted, but at present,
474
they have no effect for anything other than n64.
475
 
476
@node MIPS ISA
477
@section Directives to override the ISA level
478
 
479
@cindex MIPS ISA override
480
@kindex @code{.set mips@var{n}}
481
@sc{gnu} @code{@value{AS}} supports an additional directive to change
482
the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
483
mips@var{n}}.  @var{n} should be a number from 0 to 5, or 32, 32r2, 64
484
or 64r2.
485
The values other than 0 make the assembler accept instructions
486
for the corresponding @sc{isa} level, from that point on in the
487
assembly.  @code{.set mips@var{n}} affects not only which instructions
488
are permitted, but also how certain macros are expanded.  @code{.set
489
mips0} restores the @sc{isa} level to its original level: either the
490
level you selected with command line options, or the default for your
491
configuration.  You can use this feature to permit specific @sc{mips3}
492
instructions while assembling in 32 bit mode.  Use this directive with
493
care!
494
 
495
@cindex MIPS CPU override
496
@kindex @code{.set arch=@var{cpu}}
497
The @code{.set arch=@var{cpu}} directive provides even finer control.
498
It changes the effective CPU target and allows the assembler to use
499
instructions specific to a particular CPU.  All CPUs supported by the
500
@samp{-march} command line option are also selectable by this directive.
501
The original value is restored by @code{.set arch=default}.
502
 
503
The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
504
in which it will assemble instructions for the MIPS 16 processor.  Use
505
@code{.set nomips16} to return to normal 32 bit mode.
506
 
507
Traditional @sc{mips} assemblers do not support this directive.
508
 
509
@node MIPS autoextend
510
@section Directives for extending MIPS 16 bit instructions
511
 
512
@kindex @code{.set autoextend}
513
@kindex @code{.set noautoextend}
514
By default, MIPS 16 instructions are automatically extended to 32 bits
515
when necessary.  The directive @code{.set noautoextend} will turn this
516
off.  When @code{.set noautoextend} is in effect, any 32 bit instruction
517
must be explicitly extended with the @code{.e} modifier (e.g.,
518
@code{li.e $4,1000}).  The directive @code{.set autoextend} may be used
519
to once again automatically extend instructions when necessary.
520
 
521
This directive is only meaningful when in MIPS 16 mode.  Traditional
522
@sc{mips} assemblers do not support this directive.
523
 
524
@node MIPS insn
525
@section Directive to mark data as an instruction
526
 
527
@kindex @code{.insn}
528
The @code{.insn} directive tells @code{@value{AS}} that the following
529
data is actually instructions.  This makes a difference in MIPS 16 mode:
530
when loading the address of a label which precedes instructions,
531
@code{@value{AS}} automatically adds 1 to the value, so that jumping to
532
the loaded address will do the right thing.
533
 
534
@kindex @code{.global}
535
The @code{.global} and @code{.globl} directives supported by
536
@code{@value{AS}} will by default mark the symbol as pointing to a
537
region of data not code.  This means that, for example, any
538
instructions following such a symbol will not be disassembled by
539
@code{objdump} as it will regard them as data.  To change this
540
behaviour an optional section name can be placed after the symbol name
541
in the @code{.global} directive.  If this section exists and is known
542
to be a code section, then the symbol will be marked as poiting at
543
code not data.  Ie the syntax for the directive is:
544
 
545
  @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
546
 
547
Here is a short example:
548
 
549
@example
550
        .global foo .text, bar, baz .data
551
foo:
552
        nop
553
bar:
554
        .word 0x0
555
baz:
556
        .word 0x1
557
 
558
@end example
559
 
560
@node MIPS option stack
561
@section Directives to save and restore options
562
 
563
@cindex MIPS option stack
564
@kindex @code{.set push}
565
@kindex @code{.set pop}
566
The directives @code{.set push} and @code{.set pop} may be used to save
567
and restore the current settings for all the options which are
568
controlled by @code{.set}.  The @code{.set push} directive saves the
569
current settings on a stack.  The @code{.set pop} directive pops the
570
stack and restores the settings.
571
 
572
These directives can be useful inside an macro which must change an
573
option such as the ISA level or instruction reordering but does not want
574
to change the state of the code which invoked the macro.
575
 
576
Traditional @sc{mips} assemblers do not support these directives.
577
 
578
@node MIPS ASE instruction generation overrides
579
@section Directives to control generation of MIPS ASE instructions
580
 
581
@cindex MIPS MIPS-3D instruction generation override
582
@kindex @code{.set mips3d}
583
@kindex @code{.set nomips3d}
584
The directive @code{.set mips3d} makes the assembler accept instructions
585
from the MIPS-3D Application Specific Extension from that point on
586
in the assembly.  The @code{.set nomips3d} directive prevents MIPS-3D
587
instructions from being accepted.
588
 
589
@cindex SmartMIPS instruction generation override
590
@kindex @code{.set smartmips}
591
@kindex @code{.set nosmartmips}
592
The directive @code{.set smartmips} makes the assembler accept
593
instructions from the SmartMIPS Application Specific Extension to the
594
MIPS32 @sc{isa} from that point on in the assembly.  The
595
@code{.set nosmartmips} directive prevents SmartMIPS instructions from
596
being accepted.
597
 
598
@cindex MIPS MDMX instruction generation override
599
@kindex @code{.set mdmx}
600
@kindex @code{.set nomdmx}
601
The directive @code{.set mdmx} makes the assembler accept instructions
602
from the MDMX Application Specific Extension from that point on
603
in the assembly.  The @code{.set nomdmx} directive prevents MDMX
604
instructions from being accepted.
605
 
606
@cindex MIPS DSP Release 1 instruction generation override
607
@kindex @code{.set dsp}
608
@kindex @code{.set nodsp}
609
The directive @code{.set dsp} makes the assembler accept instructions
610
from the DSP Release 1 Application Specific Extension from that point
611
on in the assembly.  The @code{.set nodsp} directive prevents DSP
612
Release 1 instructions from being accepted.
613
 
614
@cindex MIPS DSP Release 2 instruction generation override
615
@kindex @code{.set dspr2}
616
@kindex @code{.set nodspr2}
617
The directive @code{.set dspr2} makes the assembler accept instructions
618
from the DSP Release 2 Application Specific Extension from that point
619
on in the assembly.  This dirctive implies @code{.set dsp}.  The
620
@code{.set nodspr2} directive prevents DSP Release 2 instructions from
621
being accepted.
622
 
623
@cindex MIPS MT instruction generation override
624
@kindex @code{.set mt}
625
@kindex @code{.set nomt}
626
The directive @code{.set mt} makes the assembler accept instructions
627
from the MT Application Specific Extension from that point on
628
in the assembly.  The @code{.set nomt} directive prevents MT
629
instructions from being accepted.
630
 
631
Traditional @sc{mips} assemblers do not support these directives.
632
 
633
@node MIPS floating-point
634
@section Directives to override floating-point options
635
 
636
@cindex Disable floating-point instructions
637
@kindex @code{.set softfloat}
638
@kindex @code{.set hardfloat}
639
The directives @code{.set softfloat} and @code{.set hardfloat} provide
640
finer control of disabling and enabling float-point instructions.
641
These directives always override the default (that hard-float
642
instructions are accepted) or the command-line options
643
(@samp{-msoft-float} and @samp{-mhard-float}).
644
 
645
@cindex Disable single-precision floating-point operations
646
@kindex @code{.set singlefloat}
647
@kindex @code{.set doublefloat}
648
The directives @code{.set singlefloat} and @code{.set doublefloat}
649
provide finer control of disabling and enabling double-precision
650
float-point operations.  These directives always override the default
651
(that double-precision operations are accepted) or the command-line
652
options (@samp{-msingle-float} and @samp{-mdouble-float}).
653
 
654
Traditional @sc{mips} assemblers do not support these directives.

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.