OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [binutils-2.20.1/] [gas/] [testsuite/] [gas/] [ia64/] [opc-a-err.l] - Blame information for rev 219

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 205 julius
.*: Assembler messages:
2
.*:1: Error: Operand 2 of `adds' should be a 14-bit .*
3
.*:2: Error: Operand 2 of `adds' should be a 14-bit .*
4
.*:4: Error: Operand 2 of `addl' should be a 22-bit .*
5
.*:5: Error: Operand 2 of `addl' should be a 22-bit .*
6
.*:6: Error: Operand 3 of `addl' should be a general register r0-r3
7
.*:8: Error: Operand 2 of `sub' should be .*
8
.*:9: Error: Operand 2 of `sub' should be .*
9
.*:11: Error: Operand 2 of `and' should be .*
10
.*:12: Error: Operand 2 of `and' should be .*
11
.*:14: Error: Operand 2 of `or' should be .*
12
.*:15: Error: Operand 2 of `or' should be .*
13
.*:17: Error: Operand 2 of `xor' should be .*
14
.*:18: Error: Operand 2 of `xor' should be .*
15
.*:20: Error: Operand 2 of `andcm' should be .*
16
.*:21: Error: Operand 2 of `andcm' should be .*
17
.*:23: Error: Operand [34] of `cmp4.lt.or' should be r0
18
.*:24: Error: Operand [34] of `cmp4.lt.or' should be r0

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.