OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [binutils-2.20.1/] [gas/] [testsuite/] [gas/] [mips/] [mips-macro-ill-sfp.l] - Blame information for rev 205

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 205 julius
.*: Assembler messages:
2
.*:5: Error: opcode not supported on this processor: .* \(.*\) `ldc1 \$f2,d'
3
.*:6: Error: opcode not supported on this processor: .* \(.*\) `ldc1 \$22,d'
4
.*:7: Error: opcode not supported on this processor: .* \(.*\) `l.d \$f2,d'
5
.*:8: Error: opcode not supported on this processor: .* \(.*\) `li.d \$f2,1.2'
6
.*:9: Error: opcode not supported on this processor: .* \(.*\) `li.d \$22,1.2'
7
.*:11: Error: opcode not supported on this processor: .* \(.*\) `sdc1 \$f2,d'
8
.*:12: Error: opcode not supported on this processor: .* \(.*\) `sdc1 \$22,d'
9
.*:13: Error: opcode not supported on this processor: .* \(.*\) `s.d \$f2,d'
10
.*:15: Error: opcode not supported on this processor: .* \(.*\) `trunc.w.d \$f4,\$f6,\$4'

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.