OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [binutils-2.20.1/] [gas/] [testsuite/] [gas/] [ppc/] [astest2_64.d] - Blame information for rev 205

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 205 julius
#objdump: -Dr
2
#name: PowerPC 64-bit test 2
3
 
4
.*: +file format elf64-powerpc
5
 
6
Disassembly of section \.text:
7
 
8
0000000000000000 :
9
   0:   60 00 00 00     nop
10
   4:   60 00 00 00     nop
11
   8:   60 00 00 00     nop
12
   c:   48 00 00 04     b       10 
13
  10:   48 00 00 08     b       18 
14
  14:   48 00 00 00     b       14 
15
                        14: R_PPC64_REL24       x
16
  18:   48 00 00 04     b       1c 
17
                        18: R_PPC64_REL24       \.data\+0x4
18
  1c:   48 00 00 00     b       1c 
19
                        1c: R_PPC64_REL24       z
20
  20:   48 00 00 14     b       34 
21
                        20: R_PPC64_REL24       z\+0x14
22
  24:   48 00 00 04     b       28 
23
  28:   48 00 00 00     b       28 
24
                        28: R_PPC64_REL24       a
25
  2c:   48 00 00 48     b       74 
26
  30:   48 00 00 04     b       34 
27
                        30: R_PPC64_REL24       a\+0x4
28
  34:   48 00 00 44     b       78 
29
  38:   00 00 00 38     \.long 0x38
30
                        38: R_PPC64_ADDR32      \.text\+0x38
31
  3c:   00 00 00 44     \.long 0x44
32
                        3c: R_PPC64_ADDR32      \.text\+0x44
33
  40:   00 00 00 00     \.long 0x0
34
                        40: R_PPC64_REL32       x
35
  44:   00 00 00 04     \.long 0x4
36
                        44: R_PPC64_REL32       x\+0x4
37
  48:   00 00 00 00     \.long 0x0
38
                        48: R_PPC64_REL32       z
39
  4c:   00 00 00 04     \.long 0x4
40
                        4c: R_PPC64_REL32       \.data\+0x4
41
  50:   00 00 00 00     \.long 0x0
42
                        50: R_PPC64_ADDR32      x
43
  54:   00 00 00 04     \.long 0x4
44
                        54: R_PPC64_ADDR32      \.data\+0x4
45
  58:   00 00 00 00     \.long 0x0
46
                        58: R_PPC64_ADDR32      z
47
  5c:   ff ff ff fc     fnmsub  f31,f31,f31,f31
48
                        5c: R_PPC64_ADDR32      x\+0xfffffffffffffffc
49
  60:   00 00 00 00     \.long 0x0
50
                        60: R_PPC64_ADDR32      \.data
51
  64:   ff ff ff fc     fnmsub  f31,f31,f31,f31
52
                        64: R_PPC64_ADDR32      z\+0xfffffffffffffffc
53
  68:   00 00 00 08     \.long 0x8
54
  6c:   00 00 00 08     \.long 0x8
55
 
56
0000000000000070 :
57
  70:   00 00 00 00     \.long 0x0
58
                        70: R_PPC64_ADDR32      a
59
 
60
0000000000000074 :
61
  74:   00 00 00 74     \.long 0x74
62
                        74: R_PPC64_ADDR32      \.text\+0x74
63
  78:   00 00 00 74     \.long 0x74
64
                        78: R_PPC64_ADDR32      \.text\+0x74
65
  7c:   ff ff ff fc     fnmsub  f31,f31,f31,f31
66
  80:   00 00 00 76     \.long 0x76
67
                        80: R_PPC64_ADDR32      \.text\+0x76
68
  84:   00 00 00 00     \.long 0x0
69
Disassembly of section \.data:
70
 
71
0000000000000000 :
72
   0:   00 00 00 00     \.long 0x0
73
 
74
0000000000000004 :
75
   4:   00 00 00 00     \.long 0x0

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.