OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [gnu-src/] [gcc-4.5.1/] [gcc/] [config/] [or32/] [or32-protos.h] - Blame information for rev 332

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 282 jeremybenn
/* Definitions of target machine for GNU compiler, OR32 cpu. */
2
 
3
#ifndef GCC_OR32_PROTOS_H
4
#define GCC_OR32_PROTOS_H
5
 
6 332 jeremybenn
/* The following are for general support. */
7
extern int         or32_trampoline_code_size (void);
8
 
9 282 jeremybenn
/* The following are only needed when handling the machine definition. */
10
#ifdef RTX_CODE
11
extern void        or32_expand_prologue (void);
12
extern void        or32_expand_epilogue (int sibcall);
13
extern const char *or32_output_move_double (rtx *operands);
14
extern void        or32_expand_conditional_branch (rtx               *operands,
15
                                                   enum machine_mode  mode);
16
extern int         or32_emit_cmove (rtx  dest,
17
                                    rtx  op,
18
                                    rtx  true_cond,
19
                                    rtx  false_cond);
20
extern const char *or32_output_bf (rtx * operands);
21
extern const char *or32_output_cmov (rtx * operands);
22
extern void        or32_expand_sibcall (rtx  result ATTRIBUTE_UNUSED,
23
                                        rtx  addr,
24
                                        rtx  args_size);
25
extern void        or32_emit_set_const32 (rtx  op0,
26
                                          rtx  op1);
27
#endif
28
 
29
#endif

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.