URL
https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk
Details |
Compare with Previous |
View Log
| Line No. |
Rev |
Author |
Line |
| 1 |
313 |
jeremybenn |
/* Test the `vst4Qu8' ARM Neon intrinsic. */
|
| 2 |
|
|
/* This file was autogenerated by neon-testgen. */
|
| 3 |
|
|
|
| 4 |
|
|
/* { dg-do assemble } */
|
| 5 |
|
|
/* { dg-require-effective-target arm_neon_ok } */
|
| 6 |
|
|
/* { dg-options "-save-temps -O0 -mfpu=neon -mfloat-abi=softfp" } */
|
| 7 |
|
|
|
| 8 |
|
|
#include "arm_neon.h"
|
| 9 |
|
|
|
| 10 |
|
|
void test_vst4Qu8 (void)
|
| 11 |
|
|
{
|
| 12 |
|
|
uint8_t *arg0_uint8_t;
|
| 13 |
|
|
uint8x16x4_t arg1_uint8x16x4_t;
|
| 14 |
|
|
|
| 15 |
|
|
vst4q_u8 (arg0_uint8_t, arg1_uint8x16x4_t);
|
| 16 |
|
|
}
|
| 17 |
|
|
|
| 18 |
|
|
/* { dg-final { scan-assembler "vst4\.8\[ \]+\\\{((\[dD\]\[0-9\]+-\[dD\]\[0-9\]+)|(\[dD\]\[0-9\]+, \[dD\]\[0-9\]+, \[dD\]\[0-9\]+, \[dD\]\[0-9\]+))\\\}, \\\[\[rR\]\[0-9\]+\\\]!?\(\[ \]+@\[a-zA-Z0-9 \]+\)?\n" } } */
|
| 19 |
|
|
/* { dg-final { scan-assembler "vst4\.8\[ \]+\\\{((\[dD\]\[0-9\]+-\[dD\]\[0-9\]+)|(\[dD\]\[0-9\]+, \[dD\]\[0-9\]+, \[dD\]\[0-9\]+, \[dD\]\[0-9\]+))\\\}, \\\[\[rR\]\[0-9\]+\\\]!?\(\[ \]+@\[a-zA-Z0-9 \]+\)?\n" } } */
|
| 20 |
|
|
/* { dg-final { cleanup-saved-temps } } */
|
© copyright 1999-2025
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.