OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [gcc-4.5.1/] [gcc/] [testsuite/] [gcc.target/] [i386/] [pr36222-1.c] - Blame information for rev 318

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 318 jeremybenn
/* { dg-do compile } */
2
/* { dg-options "-O2 -msse2" } */
3
/* { dg-require-effective-target sse2 } */
4
 
5
typedef long long __m128i __attribute__ ((__vector_size__ (16), __may_alias__));
6
typedef int __v4si __attribute__ ((__vector_size__ (16)));
7
 
8
__m128i _mm_set_epi32 (int __q3, int __q2, int __q1, int __q0)
9
{
10
  return (__m128i)(__v4si){ __q0, __q1, __q2, __q3 };
11
}
12
 
13
/* { dg-final { scan-assembler-not "movdqa" } } */

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.