OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [gnu-src/] [gcc-4.5.1/] [gcc/] [testsuite/] [gcc.target/] [mips/] [extend-2.c] - Blame information for rev 321

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 321 jeremybenn
/* Check the shift_shift alternative of the AND patterns.  */
2
/* { dg-do compile } */
3
/* { dg-options "-O isa_rev<=1 -mgp64" } */
4
/* { dg-final { scan-assembler "\tdsrl\t" } } */
5
/* { dg-final { scan-assembler "\tdsll\t" } } */
6
/* { dg-final { scan-assembler-not "\td?ext\t" } } */
7
 
8
unsigned long long
9
f (unsigned long long i)
10
{
11
  return i & 0xffffffff;
12
}

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.