OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [gdb-6.8/] [sim/] [testsuite/] [d10v-elf/] [t-rte.s] - Blame information for rev 298

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 24 jeremybenn
.include "t-macros.i"
2
 
3
        start
4
 
5
        PSW_BITS = PSW_C|PSW_F0|PSW_F1
6
 
7
        ldi     r6, #success@word
8
        mvtc    r6, bpc
9
        ldi     r6, #PSW_BITS
10
        mvtc    r6, bpsw
11
 
12
test_rte:
13
        RTE
14
        exit47
15
 
16
success:
17
        checkpsw2 1 PSW_BITS
18
        exit0

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.