OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [gdb-6.8/] [sim/] [testsuite/] [sim/] [cris/] [asm/] [io7.ms] - Blame information for rev 438

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 24 jeremybenn
# mach: crisv32
2
# ld: --section-start=.text=0
3
# sim: --cris-900000xx
4
# xerror:
5
# output: ce11d0c\n
6
# output: core: 4 byte write to unmapped address 0x90000004 at 0x16\n
7
# output: program stopped with signal 11.\n
8
 
9
; Check that invalid access to the simulator area is recognized.
10
; "PASS" area.
11
 
12
 .include "testutils.inc"
13
 start
14
 move.d 0x0ce11d0c,$r3
15
 dumpr3
16
 move.d 0x90000004,$acr
17
 clear.d [$acr]
18
 move.d 0xbadc0de,$r3
19
 dumpr3
20
0:
21
 ba 0b
22
 nop

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.