OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [gdb-6.8/] [sim/] [testsuite/] [sim/] [cris/] [asm/] [movei.ms] - Blame information for rev 438

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 24 jeremybenn
# mach: crisv32
2
# output: fffffffe\n
3
# output: fffffffe\n
4
 
5
; Check basic integral-write semantics regarding flags.
6
 
7
 .include "testutils.inc"
8
 start
9
 
10
; A write that works.  Check that flags are set correspondingly.
11
 move.d d,r4
12
 moveq -2,r5
13
 setf c
14
 clearf p
15
 move.d [r4],r3
16
 ax
17
 move.d r5,[r4]
18
 move.d [r4],r3
19
 
20
 bcc 0f
21
 nop
22
 fail
23
 
24
0:
25
 dumpr3 ; fffffffe
26
 
27
; A write that fails; check flags too.
28
 move.d d,r4
29
 moveq 23,r5
30
 setf p
31
 clearf c
32
 move.d [r4],r3
33
 ax
34
 move.d r5,[r4]
35
 move.d [r4],r3
36
 
37
 bcs 0f
38
 nop
39
 fail
40
 
41
0:
42
 dumpr3 ; fffffffe
43
 quit
44
 
45
 .data
46
d:
47
 .dword 42424242

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.