OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [gnu-src/] [gdb-6.8/] [sim/] [testsuite/] [sim/] [m32r/] [uread32.ms] - Blame information for rev 157

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 24 jeremybenn
# mach: m32r m32rx
2
# xerror:
3
# output: *misaligned read*
4
 
5
        .include "testutils.inc"
6
 
7
        start
8
 
9
; construct bra trap2_handler in trap 2 slot
10
        ld24 r0,#foo+1
11
        ld r0,@r0
12
        fail
13
        exit 0
14
 
15
.data
16
        .p2align 2
17
foo:
18
        .word 42

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.