OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [gdb-6.8/] [sim/] [testsuite/] [sim/] [sh64/] [misc/] [fr-dr.s] - Blame information for rev 301

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 24 jeremybenn
# sh testcase for floating point register shared state (see below).
2
# mach: all
3
# as: -isa=shmedia
4
# ld: -m shelf64
5
 
6
# (fr, dr, fp, fv amd mtrx provide different views of the same architecrual state).
7
# Hitachi SH-5 CPU volume 1, p. 15.
8
 
9
        .include "media/testutils.inc"
10
 
11
        start
12
 
13
        movi 42, r0
14
        fmov.ls r0, fr12
15
        # save this reg.
16
        fmov.s fr12, fr14
17
 
18
        movi 42, r0
19
        fmov.qd r0, dr12
20
 
21
okay:
22
        pass

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.