OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [gdb-7.1/] [gdb/] [i386-tdep.h] - Blame information for rev 401

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 227 jeremybenn
/* Target-dependent code for the i386.
2
 
3
   Copyright (C) 2001, 2002, 2003, 2004, 2006, 2007, 2008, 2009, 2010
4
   Free Software Foundation, Inc.
5
 
6
   This file is part of GDB.
7
 
8
   This program is free software; you can redistribute it and/or modify
9
   it under the terms of the GNU General Public License as published by
10
   the Free Software Foundation; either version 3 of the License, or
11
   (at your option) any later version.
12
 
13
   This program is distributed in the hope that it will be useful,
14
   but WITHOUT ANY WARRANTY; without even the implied warranty of
15
   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16
   GNU General Public License for more details.
17
 
18
   You should have received a copy of the GNU General Public License
19
   along with this program.  If not, see <http://www.gnu.org/licenses/>.  */
20
 
21
#ifndef I386_TDEP_H
22
#define I386_TDEP_H
23
 
24
struct frame_info;
25
struct gdbarch;
26
struct reggroup;
27
struct regset;
28
struct regcache;
29
 
30
/* GDB's i386 target supports both the 32-bit Intel Architecture
31
   (IA-32) and the 64-bit AMD x86-64 architecture.  Internally it uses
32
   a similar register layout for both.
33
 
34
   - General purpose registers
35
   - FPU data registers
36
   - FPU control registers
37
   - SSE data registers
38
   - SSE control register
39
 
40
   The general purpose registers for the x86-64 architecture are quite
41
   different from IA-32.  Therefore, gdbarch_fp0_regnum
42
   determines the register number at which the FPU data registers
43
   start.  The number of FPU data and control registers is the same
44
   for both architectures.  The number of SSE registers however,
45
   differs and is determined by the num_xmm_regs member of `struct
46
   gdbarch_tdep'.  */
47
 
48
/* Convention for returning structures.  */
49
 
50
enum struct_return
51
{
52
  pcc_struct_return,            /* Return "short" structures in memory.  */
53
  reg_struct_return             /* Return "short" structures in registers.  */
54
};
55
 
56
/* Register classes as defined in the AMD x86-64 psABI.  */
57
 
58
enum amd64_reg_class
59
{
60
  AMD64_INTEGER,
61
  AMD64_SSE,
62
  AMD64_SSEUP,
63
  AMD64_X87,
64
  AMD64_X87UP,
65
  AMD64_COMPLEX_X87,
66
  AMD64_NO_CLASS,
67
  AMD64_MEMORY
68
};
69
 
70
/* i386 architecture specific information.  */
71
struct gdbarch_tdep
72
{
73
  /* General-purpose registers.  */
74
  struct regset *gregset;
75
  int *gregset_reg_offset;
76
  int gregset_num_regs;
77
  size_t sizeof_gregset;
78
 
79
  /* The general-purpose registers used to pass integers when making
80
     function calls.  This only applies to amd64, as all parameters
81
     are passed through the stack on x86.  */
82
  int call_dummy_num_integer_regs;
83
  int *call_dummy_integer_regs;
84
 
85
  /* Used on amd64 only.  Classify TYPE according to calling conventions,
86
     and store the result in CLASS.  */
87
  void (*classify) (struct type *type, enum amd64_reg_class class[2]);
88
 
89
  /* Used on amd64 only.  Non-zero if the first few MEMORY arguments
90
     should be passed by pointer.
91
 
92
     More precisely, MEMORY arguments are passed through the stack.
93
     But certain architectures require that their address be passed
94
     by register as well, if there are still some integer registers
95
     available for argument passing.  */
96
  int memory_args_by_pointer;
97
 
98
  /* Used on amd64 only.
99
 
100
     If non-zero, then the callers of a function are expected to reserve
101
     some space in the stack just before the area where the PC is saved
102
     so that the callee may save the integer-parameter registers there.
103
     The amount of space is dependent on the list of registers used for
104
     integer parameter passing (see component call_dummy_num_integer_regs
105
     above).  */
106
  int integer_param_regs_saved_in_caller_frame;
107
 
108
  /* Floating-point registers.  */
109
  struct regset *fpregset;
110
  size_t sizeof_fpregset;
111
 
112
  /* Register number for %st(0).  The register numbers for the other
113
     registers follow from this one.  Set this to -1 to indicate the
114
     absence of an FPU.  */
115
  int st0_regnum;
116
 
117
  /* Register number for %mm0.  Set this to -1 to indicate the absence
118
     of MMX support.  */
119
  int mm0_regnum;
120
 
121
  /* Number of SSE registers.  */
122
  int num_xmm_regs;
123
 
124
  /* Offset of saved PC in jmp_buf.  */
125
  int jb_pc_offset;
126
 
127
  /* Convention for returning structures.  */
128
  enum struct_return struct_return;
129
 
130
  /* Address range where sigtramp lives.  */
131
  CORE_ADDR sigtramp_start;
132
  CORE_ADDR sigtramp_end;
133
 
134
  /* Detect sigtramp.  */
135
  int (*sigtramp_p) (struct frame_info *);
136
 
137
  /* Get address of sigcontext for sigtramp.  */
138
  CORE_ADDR (*sigcontext_addr) (struct frame_info *);
139
 
140
  /* Offset of registers in `struct sigcontext'.  */
141
  int *sc_reg_offset;
142
  int sc_num_regs;
143
 
144
  /* Offset of saved PC and SP in `struct sigcontext'.  Usage of these
145
     is deprecated, please use `sc_reg_offset' instead.  */
146
  int sc_pc_offset;
147
  int sc_sp_offset;
148
 
149
  /* ISA-specific data types.  */
150
  struct type *i386_eflags_type;
151
  struct type *i386_mxcsr_type;
152
  struct type *i386_mmx_type;
153
  struct type *i386_sse_type;
154
  struct type *i387_ext_type;
155
 
156
  /* Process record/replay target.  */
157
  /* The map for registers because the AMD64's registers order
158
     in GDB is not same as I386 instructions.  */
159
  const int *record_regmap;
160
  /* Parse intx80 args.  */
161
  int (*i386_intx80_record) (struct regcache *regcache);
162
  /* Parse sysenter args.  */
163
  int (*i386_sysenter_record) (struct regcache *regcache);
164
  /* Parse syscall args.  */
165
  int (*i386_syscall_record) (struct regcache *regcache);
166
};
167
 
168
/* Floating-point registers.  */
169
 
170
/* All FPU control regusters (except for FIOFF and FOOFF) are 16-bit
171
   (at most) in the FPU, but are zero-extended to 32 bits in GDB's
172
   register cache.  */
173
 
174
/* Return non-zero if REGNUM matches the FP register and the FP
175
   register set is active.  */
176
extern int i386_fp_regnum_p (struct gdbarch *, int);
177
extern int i386_fpc_regnum_p (struct gdbarch *, int);
178
 
179
/* Register numbers of various important registers.  */
180
 
181
enum i386_regnum
182
{
183
  I386_EAX_REGNUM,              /* %eax */
184
  I386_ECX_REGNUM,              /* %ecx */
185
  I386_EDX_REGNUM,              /* %edx */
186
  I386_EBX_REGNUM,              /* %ebx */
187
  I386_ESP_REGNUM,              /* %esp */
188
  I386_EBP_REGNUM,              /* %ebp */
189
  I386_ESI_REGNUM,              /* %esi */
190
  I386_EDI_REGNUM,              /* %edi */
191
  I386_EIP_REGNUM,              /* %eip */
192
  I386_EFLAGS_REGNUM,           /* %eflags */
193
  I386_CS_REGNUM,               /* %cs */
194
  I386_SS_REGNUM,               /* %ss */
195
  I386_DS_REGNUM,               /* %ds */
196
  I386_ES_REGNUM,               /* %es */
197
  I386_FS_REGNUM,               /* %fs */
198
  I386_GS_REGNUM,               /* %gs */
199
  I386_ST0_REGNUM               /* %st(0) */
200
};
201
 
202
/* Register numbers of RECORD_REGMAP.  */
203
 
204
enum record_i386_regnum
205
{
206
  X86_RECORD_REAX_REGNUM,
207
  X86_RECORD_RECX_REGNUM,
208
  X86_RECORD_REDX_REGNUM,
209
  X86_RECORD_REBX_REGNUM,
210
  X86_RECORD_RESP_REGNUM,
211
  X86_RECORD_REBP_REGNUM,
212
  X86_RECORD_RESI_REGNUM,
213
  X86_RECORD_REDI_REGNUM,
214
  X86_RECORD_R8_REGNUM,
215
  X86_RECORD_R9_REGNUM,
216
  X86_RECORD_R10_REGNUM,
217
  X86_RECORD_R11_REGNUM,
218
  X86_RECORD_R12_REGNUM,
219
  X86_RECORD_R13_REGNUM,
220
  X86_RECORD_R14_REGNUM,
221
  X86_RECORD_R15_REGNUM,
222
  X86_RECORD_REIP_REGNUM,
223
  X86_RECORD_EFLAGS_REGNUM,
224
  X86_RECORD_CS_REGNUM,
225
  X86_RECORD_SS_REGNUM,
226
  X86_RECORD_DS_REGNUM,
227
  X86_RECORD_ES_REGNUM,
228
  X86_RECORD_FS_REGNUM,
229
  X86_RECORD_GS_REGNUM,
230
};
231
 
232
#define I386_NUM_GREGS  16
233
#define I386_NUM_FREGS  16
234
#define I386_NUM_XREGS  9
235
 
236
#define I386_SSE_NUM_REGS       (I386_NUM_GREGS + I386_NUM_FREGS \
237
                                 + I386_NUM_XREGS)
238
 
239
/* Size of the largest register.  */
240
#define I386_MAX_REGISTER_SIZE  16
241
 
242
/* Types for i386-specific registers.  */
243
extern struct type *i386_eflags_type (struct gdbarch *gdbarch);
244
extern struct type *i386_mxcsr_type (struct gdbarch *gdbarch);
245
extern struct type *i386_mmx_type (struct gdbarch *gdbarch);
246
extern struct type *i386_sse_type (struct gdbarch *gdbarch);
247
extern struct type *i387_ext_type (struct gdbarch *gdbarch);
248
 
249
/* Segment selectors.  */
250
#define I386_SEL_RPL    0x0003  /* Requester's Privilege Level mask.  */
251
#define I386_SEL_UPL    0x0003  /* User Privilige Level. */
252
#define I386_SEL_KPL    0x0000  /* Kernel Privilige Level. */
253
 
254
/* The length of the longest i386 instruction (according to
255
   include/asm-i386/kprobes.h in Linux 2.6.  */
256
#define I386_MAX_INSN_LEN (16)
257
 
258
/* Functions exported from i386-tdep.c.  */
259
extern CORE_ADDR i386_pe_skip_trampoline_code (struct frame_info *frame,
260
                                               CORE_ADDR pc, char *name);
261
extern CORE_ADDR i386_skip_main_prologue (struct gdbarch *gdbarch, CORE_ADDR pc);
262
 
263
/* Return whether the THIS_FRAME corresponds to a sigtramp routine.  */
264
extern int i386_sigtramp_p (struct frame_info *this_frame);
265
 
266
/* Return the name of register REGNUM.  */
267
extern char const *i386_register_name (struct gdbarch * gdbarch, int regnum);
268
 
269
/* Return non-zero if REGNUM is a member of the specified group.  */
270
extern int i386_register_reggroup_p (struct gdbarch *gdbarch, int regnum,
271
                                     struct reggroup *group);
272
 
273
/* Supply register REGNUM from the general-purpose register set REGSET
274
   to register cache REGCACHE.  If REGNUM is -1, do this for all
275
   registers in REGSET.  */
276
extern void i386_supply_gregset (const struct regset *regset,
277
                                 struct regcache *regcache, int regnum,
278
                                 const void *gregs, size_t len);
279
 
280
/* Collect register REGNUM from the register cache REGCACHE and store
281
   it in the buffer specified by GREGS and LEN as described by the
282
   general-purpose register set REGSET.  If REGNUM is -1, do this for
283
   all registers in REGSET.  */
284
extern void i386_collect_gregset (const struct regset *regset,
285
                                  const struct regcache *regcache,
286
                                  int regnum, void *gregs, size_t len);
287
 
288
/* Return the appropriate register set for the core section identified
289
   by SECT_NAME and SECT_SIZE.  */
290
extern const struct regset *
291
  i386_regset_from_core_section (struct gdbarch *gdbarch,
292
                                 const char *sect_name, size_t sect_size);
293
 
294
 
295
extern void i386_displaced_step_fixup (struct gdbarch *gdbarch,
296
                                       struct displaced_step_closure *closure,
297
                                       CORE_ADDR from, CORE_ADDR to,
298
                                       struct regcache *regs);
299
 
300
/* Initialize a basic ELF architecture variant.  */
301
extern void i386_elf_init_abi (struct gdbarch_info, struct gdbarch *);
302
 
303
/* Initialize a SVR4 architecture variant.  */
304
extern void i386_svr4_init_abi (struct gdbarch_info, struct gdbarch *);
305
 
306
extern int i386_process_record (struct gdbarch *gdbarch,
307
                                struct regcache *regcache, CORE_ADDR addr);
308
 
309
 
310
/* Functions and variables exported from i386bsd-tdep.c.  */
311
 
312
extern void i386bsd_init_abi (struct gdbarch_info, struct gdbarch *);
313
extern CORE_ADDR i386fbsd_sigtramp_start_addr;
314
extern CORE_ADDR i386fbsd_sigtramp_end_addr;
315
extern CORE_ADDR i386obsd_sigtramp_start_addr;
316
extern CORE_ADDR i386obsd_sigtramp_end_addr;
317
extern int i386fbsd4_sc_reg_offset[];
318
extern int i386fbsd_sc_reg_offset[];
319
extern int i386nbsd_sc_reg_offset[];
320
extern int i386obsd_sc_reg_offset[];
321
extern int i386bsd_sc_reg_offset[];
322
 
323
#endif /* i386-tdep.h */

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.