OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [gnu-src/] [gdb-7.1/] [sim/] [m68hc11/] [interrupts.h] - Blame information for rev 401

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 227 jeremybenn
/* interrupts.h -- 68HC11 Interrupts Emulation
2
   Copyright 1999, 2000, 2001, 2002, 2007, 2008, 2009, 2010
3
   Free Software Foundation, Inc.
4
   Written by Stephane Carrez (stcarrez@worldnet.fr)
5
 
6
This file is part of GDB, GAS, and the GNU binutils.
7
 
8
This program is free software; you can redistribute it and/or modify
9
it under the terms of the GNU General Public License as published by
10
the Free Software Foundation; either version 3 of the License, or
11
(at your option) any later version.
12
 
13
This program is distributed in the hope that it will be useful,
14
but WITHOUT ANY WARRANTY; without even the implied warranty of
15
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16
GNU General Public License for more details.
17
 
18
You should have received a copy of the GNU General Public License
19
along with this program.  If not, see <http://www.gnu.org/licenses/>.  */
20
 
21
#ifndef _M6811_SIM_INTERRUPTS_H
22
#define _M6811_SIM_INTERRUPTS_H
23
 
24
/* Definition of 68HC11 interrupts.  These enum are used as an index
25
   in the interrupt table.  */
26
enum M6811_INT
27
{
28
  M6811_INT_RESERVED1 = 0,
29
  M6811_INT_RESERVED2,
30
  M6811_INT_RESERVED3,
31
  M6811_INT_RESERVED4,
32
  M6811_INT_RESERVED5,
33
  M6811_INT_RESERVED6,
34
  M6811_INT_RESERVED7,
35
  M6811_INT_RESERVED8,
36
 
37
  M6811_INT_RESERVED9,
38
  M6811_INT_RESERVED10,
39
  M6811_INT_RESERVED11,
40
 
41
  M6811_INT_SCI,
42
  M6811_INT_SPI,
43
  M6811_INT_AINPUT,
44
  M6811_INT_AOVERFLOW,
45
  M6811_INT_TCTN,
46
 
47
  M6811_INT_OUTCMP5,
48
  M6811_INT_OUTCMP4,
49
  M6811_INT_OUTCMP3,
50
  M6811_INT_OUTCMP2,
51
  M6811_INT_OUTCMP1,
52
 
53
  M6811_INT_INCMP3,
54
  M6811_INT_INCMP2,
55
  M6811_INT_INCMP1,
56
 
57
  M6811_INT_RT,
58
  M6811_INT_IRQ,
59
  M6811_INT_XIRQ,
60
  M6811_INT_SWI,
61
  M6811_INT_ILLEGAL,
62
 
63
  M6811_INT_COPRESET,
64
  M6811_INT_COPFAIL,
65
 
66
  M6811_INT_RESET,
67
  M6811_INT_NUMBER
68
};
69
 
70
 
71
/* Structure to describe how to recognize an interrupt in the
72
   68hc11 IO regs.  */
73
struct interrupt_def
74
{
75
  enum M6811_INT   int_number;
76
  unsigned char    int_paddr;
77
  unsigned char    int_mask;
78
  unsigned char    enable_paddr;
79
  unsigned char    enabled_mask;
80
};
81
 
82
#define MAX_INT_HISTORY 64
83
 
84
/* Structure used to keep track of interrupt history.
85
   This is used to understand in which order interrupts were
86
   raised and when.  */
87
struct interrupt_history
88
{
89
  enum M6811_INT   type;
90
 
91
  /* CPU cycle when interrupt handler is called.  */
92
  signed64         taken_cycle;
93
 
94
  /* CPU cycle when the interrupt is first raised by the device.  */
95
  signed64         raised_cycle;
96
};
97
 
98
#define SIM_STOP_WHEN_RAISED 1
99
#define SIM_STOP_WHEN_TAKEN  2
100
 
101
/* Information and control of pending interrupts.  */
102
struct interrupt
103
{
104
  /* CPU cycle when the interrupt is raised by the device.  */
105
  signed64         cpu_cycle;
106
 
107
  /* Number of times the interrupt was raised.  */
108
  unsigned long    raised_count;
109
 
110
  /* Controls whether we must stop the simulator.  */
111
  int              stop_mode;
112
};
113
 
114
 
115
/* Management of 68HC11 interrupts:
116
    - We use a table of 'interrupt_def' to describe the interrupts that must be
117
      raised depending on IO register flags (enable and present flags).
118
    - We keep a mask of pending interrupts.  This mask is refreshed by
119
      calling 'interrupts_update_pending'.  It must be refreshed each time
120
      an IO register is changed.
121
    - 'interrupts_process' must be called after each insn. It has two purposes:
122
      first it maintains a min/max count of CPU cycles between which interrupts
123
      are masked; second it checks for pending interrupts and raise one if
124
      interrupts are enabled.  */
125
struct interrupts {
126
  struct _sim_cpu   *cpu;
127
 
128
  /* Mask of current pending interrupts.  */
129
  unsigned long     pending_mask;
130
 
131
  /* Address of vector table.  This is set depending on the
132
     68hc11 init mode.  */
133
  uint16            vectors_addr;
134
 
135
  /* Priority order of interrupts.  This is controlled by setting the HPRIO
136
     IO register.  */
137
  enum M6811_INT    interrupt_order[M6811_INT_NUMBER];
138
  struct interrupt  interrupts[M6811_INT_NUMBER];
139
 
140
  /* Simulator statistics to report useful debug information to users.  */
141
 
142
  /* - Max/Min number of CPU cycles executed with interrupts masked.  */
143
  signed64          start_mask_cycle;
144
  signed64          min_mask_cycles;
145
  signed64          max_mask_cycles;
146
  signed64          last_mask_cycles;
147
 
148
  /* - Same for XIRQ.  */
149
  signed64          xirq_start_mask_cycle;
150
  signed64          xirq_min_mask_cycles;
151
  signed64          xirq_max_mask_cycles;
152
  signed64          xirq_last_mask_cycles;
153
 
154
  /* - Total number of interrupts raised.  */
155
  unsigned long     nb_interrupts_raised;
156
 
157
  /* Interrupt history to help understand which interrupts
158
     were raised recently and in which order.  */
159
  int               history_index;
160
  struct interrupt_history interrupts_history[MAX_INT_HISTORY];
161
};
162
 
163
extern void interrupts_initialize     (SIM_DESC sd, struct _sim_cpu* cpu);
164
extern void interrupts_reset          (struct interrupts* interrupts);
165
extern void interrupts_update_pending (struct interrupts* interrupts);
166
extern int  interrupts_get_current    (struct interrupts* interrupts);
167
extern int  interrupts_process        (struct interrupts* interrupts);
168
extern void interrupts_raise          (struct interrupts* interrupts,
169
                                       enum M6811_INT number);
170
 
171
extern void interrupts_info           (SIM_DESC sd,
172
                                       struct interrupts* interrupts);
173
 
174
#endif

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.