OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [gnu-stable/] [gcc-4.5.1/] [gcc/] [testsuite/] [gcc.target/] [sparc/] [fpadd32s.c] - Blame information for rev 826

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 326 jeremybenn
/* { dg-do compile } */
2
/* { dg-options "-O -mcpu=ultrasparc -mvis" } */
3
typedef int vec32 __attribute__((vector_size(4)));
4
 
5
extern vec32 foo1(void);
6
extern vec32 foo2(void);
7
 
8
vec32 bar(void)
9
{
10
  return foo1 () + foo2 ();
11
}
12
 
13
/* { dg-final { scan-assembler "fpadd32s\t%" }  } */

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.