OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [gnu-stable/] [gdb-7.2/] [include/] [opcode/] [hppa.h] - Blame information for rev 862

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 330 jeremybenn
/* Table of opcodes for the PA-RISC.
2
   Copyright 1990, 1991, 1992, 1993, 1994, 1995, 1996, 1998, 1999, 2000,
3
   2001, 2002, 2003, 2004, 2005, 2006, 2009, 2010
4
   Free Software Foundation, Inc.
5
 
6
   Contributed by the Center for Software Science at the
7
   University of Utah (pa-gdb-bugs@cs.utah.edu).
8
 
9
   This file is part of GAS, the GNU Assembler, and GDB, the GNU disassembler.
10
 
11
   GAS/GDB is free software; you can redistribute it and/or modify
12
   it under the terms of the GNU General Public License as published by
13
   the Free Software Foundation; either version 3, or (at your option)
14
   any later version.
15
 
16
   GAS/GDB is distributed in the hope that it will be useful,
17
   but WITHOUT ANY WARRANTY; without even the implied warranty of
18
   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19
   GNU General Public License for more details.
20
 
21
   You should have received a copy of the GNU General Public License
22
   along with GAS or GDB; see the file COPYING3.  If not, write to
23
   the Free Software Foundation, 51 Franklin Street - Fifth Floor,
24
   Boston, MA 02110-1301, USA.  */
25
 
26
#if !defined(__STDC__) && !defined(const)
27
#define const
28
#endif
29
 
30
/*
31
 * Structure of an opcode table entry.
32
 */
33
 
34
/* There are two kinds of delay slot nullification: normal which is
35
 * controled by the nullification bit, and conditional, which depends
36
 * on the direction of the branch and its success or failure.
37
 *
38
 * NONE is unfortunately #defined in the hiux system include files.
39
 * #undef it away.
40
 */
41
#undef NONE
42
struct pa_opcode
43
{
44
    const char *name;
45
    unsigned long int match;    /* Bits that must be set...  */
46
    unsigned long int mask;     /* ... in these bits. */
47
    char *args;
48
    enum pa_arch arch;
49
    char flags;
50
};
51
 
52
/* Enables strict matching.  Opcodes with match errors are skipped
53
   when this bit is set.  */
54
#define FLAG_STRICT 0x1
55
 
56
/*
57
   All hppa opcodes are 32 bits.
58
 
59
   The match component is a mask saying which bits must match a
60
   particular opcode in order for an instruction to be an instance
61
   of that opcode.
62
 
63
   The args component is a string containing one character for each operand of
64
   the instruction.  Characters used as a prefix allow any second character to
65
   be used without conflicting with the main operand characters.
66
 
67
   Bit positions in this description follow HP usage of lsb = 31,
68
   "at" is lsb of field.
69
 
70
   In the args field, the following characters must match exactly:
71
 
72
        '+,() '
73
 
74
   In the args field, the following characters are unused:
75
 
76
        '  "         -  /   34 6789:;    '
77
        '@  C         M             [\]  '
78
        '`    e g                     }  '
79
 
80
   Here are all the characters:
81
 
82
        ' !"#$%&'()*+-,./0123456789:;<=>?'
83
        '@ABCDEFGHIJKLMNOPQRSTUVWXYZ[\]^_'
84
        '`abcdefghijklmnopqrstuvwxyz{|}~ '
85
 
86
Kinds of operands:
87
   x    integer register field at 15.
88
   b    integer register field at 10.
89
   t    integer register field at 31.
90
   a    integer register field at 10 and 15 (for PERMH)
91
   5    5 bit immediate at 15.
92
   s    2 bit space specifier at 17.
93
   S    3 bit space specifier at 18.
94
   V    5 bit immediate value at 31
95
   i    11 bit immediate value at 31
96
   j    14 bit immediate value at 31
97
   k    21 bit immediate value at 31
98
   l    16 bit immediate value at 31 (wide mode only, unusual encoding).
99
   n    nullification for branch instructions
100
   N    nullification for spop and copr instructions
101
   w    12 bit branch displacement
102
   W    17 bit branch displacement (PC relative)
103
   X    22 bit branch displacement (PC relative)
104
   z    17 bit branch displacement (just a number, not an address)
105
 
106
Also these:
107
 
108
   .    2 bit shift amount at 25
109
   *    4 bit shift amount at 25
110
   p    5 bit shift count at 26 (to support the SHD instruction) encoded as
111
        31-p
112
   ~    6 bit shift count at 20,22:26 encoded as 63-~.
113
   P    5 bit bit position at 26
114
   q    6 bit bit position at 20,22:26
115
   T    5 bit field length at 31 (encoded as 32-T)
116
   %    6 bit field length at 23,27:31 (variable extract/deposit)
117
   |    6 bit field length at 19,27:31 (fixed extract/deposit)
118
   A    13 bit immediate at 18 (to support the BREAK instruction)
119
   ^    like b, but describes a control register
120
   !    sar (cr11) register
121
   D    26 bit immediate at 31 (to support the DIAG instruction)
122
   $    9 bit immediate at 28 (to support POPBTS)
123
 
124
   v    3 bit Special Function Unit identifier at 25
125
   O    20 bit Special Function Unit operation split between 15 bits at 20
126
        and 5 bits at 31
127
   o    15 bit Special Function Unit operation at 20
128
   2    22 bit Special Function Unit operation split between 17 bits at 20
129
        and 5 bits at 31
130
   1    15 bit Special Function Unit operation split between 10 bits at 20
131
        and 5 bits at 31
132
 
133
        and 5 bits at 31
134
   u    3 bit coprocessor unit identifier at 25
135
   F    Source Floating Point Operand Format Completer encoded 2 bits at 20
136
   I    Source Floating Point Operand Format Completer encoded 1 bits at 20
137
        (for 0xe format FP instructions)
138
   G    Destination Floating Point Operand Format Completer encoded 2 bits at 18
139
   H    Floating Point Operand Format at 26 for 'fmpyadd' and 'fmpysub'
140
        (very similar to 'F')
141
 
142
   r    5 bit immediate value at 31 (for the break instruction)
143
        (very similar to V above, except the value is unsigned instead of
144
        low_sign_ext)
145
   R    5 bit immediate value at 15 (for the ssm, rsm, probei instructions)
146
        (same as r above, except the value is in a different location)
147
   U    10 bit immediate value at 15 (for SSM, RSM on pa2.0)
148
   Q    5 bit immediate value at 10 (a bit position specified in
149
        the bb instruction. It's the same as r above, except the
150
        value is in a different location)
151
   B    5 bit immediate value at 10 (a bit position specified in
152
        the bb instruction. Similar to Q, but 64 bit handling is
153
        different.
154
   Z    %r1 -- implicit target of addil instruction.
155
   L    ,%r2 completer for new syntax branch
156
   {    Source format completer for fcnv
157
   _    Destination format completer for fcnv
158
   h    cbit for fcmp
159
   =    gfx tests for ftest
160
   d    14 bit offset for single precision FP long load/store.
161
   #    14 bit offset for double precision FP load long/store.
162
   J    Yet another 14 bit offset for load/store with ma,mb completers.
163
   K    Yet another 14 bit offset for load/store with ma,mb completers.
164
   y    16 bit offset for word aligned load/store (PA2.0 wide).
165
   &    16 bit offset for dword aligned load/store (PA2.0 wide).
166
   <    16 bit offset for load/store with ma,mb completers (PA2.0 wide).
167
   >    16 bit offset for load/store with ma,mb completers (PA2.0 wide).
168
   Y    %sr0,%r31 -- implicit target of be,l instruction.
169
   @    implicit immediate value of 0
170
 
171
Completer operands all have 'c' as the prefix:
172
 
173
   cx   indexed load and store completer.
174
   cX   indexed load and store completer.  Like cx, but emits a space
175
        after in disassembler.
176
   cm   short load and store completer.
177
   cM   short load and store completer.  Like cm, but emits a space
178
        after in disassembler.
179
   cq   long load and store completer (like cm, but inserted into a
180
        different location in the target instruction).
181
   cs   store bytes short completer.
182
   cA   store bytes short completer.  Like cs, but emits a space
183
        after in disassembler.
184
   ce   long load/store completer for LDW/STW with a different encoding
185
        than the others
186
   cc   load cache control hint
187
   cd   load and clear cache control hint
188
   cC   store cache control hint
189
   co   ordered access
190
 
191
   cp   branch link and push completer
192
   cP   branch pop completer
193
   cl   branch link completer
194
   cg   branch gate completer
195
 
196
   cw   read/write completer for PROBE
197
   cW   wide completer for MFCTL
198
   cL   local processor completer for cache control
199
   cZ   System Control Completer (to support LPA, LHA, etc.)
200
 
201
   ci   correction completer for DCOR
202
   ca   add completer
203
   cy   32 bit add carry completer
204
   cY   64 bit add carry completer
205
   cv   signed overflow trap completer
206
   ct   trap on condition completer for ADDI, SUB
207
   cT   trap on condition completer for UADDCM
208
   cb   32 bit borrow completer for SUB
209
   cB   64 bit borrow completer for SUB
210
 
211
   ch   left/right half completer
212
   cH   signed/unsigned saturation completer
213
   cS   signed/unsigned completer at 21
214
   cz   zero/sign extension completer.
215
   c*   permutation completer
216
 
217
Condition operands all have '?' as the prefix:
218
 
219
   ?f   Floating point compare conditions (encoded as 5 bits at 31)
220
 
221
   ?a   add conditions
222
   ?A   64 bit add conditions
223
   ?@   add branch conditions followed by nullify
224
   ?d   non-negated add branch conditions
225
   ?D   negated add branch conditions
226
   ?w   wide mode non-negated add branch conditions
227
   ?W   wide mode negated add branch conditions
228
 
229
   ?s   compare/subtract conditions
230
   ?S   64 bit compare/subtract conditions
231
   ?t   non-negated compare and branch conditions
232
   ?n   32 bit compare and branch conditions followed by nullify
233
   ?N   64 bit compare and branch conditions followed by nullify
234
   ?Q   64 bit compare and branch conditions for CMPIB instruction
235
 
236
   ?l   logical conditions
237
   ?L   64 bit logical conditions
238
 
239
   ?b   branch on bit conditions
240
   ?B   64 bit branch on bit conditions
241
 
242
   ?x   shift/extract/deposit conditions
243
   ?X   64 bit shift/extract/deposit conditions
244
   ?y   shift/extract/deposit conditions followed by nullify for conditional
245
        branches
246
 
247
   ?u   unit conditions
248
   ?U   64 bit unit conditions
249
 
250
Floating point registers all have 'f' as a prefix:
251
 
252
   ft   target register at 31
253
   fT   target register with L/R halves at 31
254
   fa   operand 1 register at 10
255
   fA   operand 1 register with L/R halves at 10
256
   fX   Same as fA, except prints a space before register during disasm
257
   fb   operand 2 register at 15
258
   fB   operand 2 register with L/R halves at 15
259
   fC   operand 3 register with L/R halves at 16:18,21:23
260
   fe   Like fT, but encoding is different.
261
   fE   Same as fe, except prints a space before register during disasm.
262
   fx   target register at 15 (only for PA 2.0 long format FLDD/FSTD).
263
 
264
Float registers for fmpyadd and fmpysub:
265
 
266
   fi   mult operand 1 register at 10
267
   fj   mult operand 2 register at 15
268
   fk   mult target register at 20
269
   fl   add/sub operand register at 25
270
   fm   add/sub target register at 31
271
 
272
*/
273
 
274
 
275
#if 0
276
/* List of characters not to put a space after.  Note that
277
   "," is included, as the "spopN" operations use literal
278
   commas in their completer sections.  */
279
static const char *const completer_chars = ",CcY<>?!@+&U~FfGHINnOoZMadu|/=0123%e$m}";
280
#endif
281
 
282
/* The order of the opcodes in this table is significant:
283
 
284
   * The assembler requires that all instances of the same mnemonic be
285
     consecutive.  If they aren't, the assembler will bomb at runtime.
286
 
287
   * Immediate fields use pa_get_absolute_expression to parse the
288
     string.  It will generate a "bad expression" error if passed
289
     a register name.  Thus, register index variants of an opcode
290
     need to precede immediate variants.
291
 
292
   * The disassembler does not care about the order of the opcodes
293
     except in cases where implicit addressing is used.
294
 
295
   Here are the rules for ordering the opcodes of a mnemonic:
296
 
297
   1) Opcodes with FLAG_STRICT should precede opcodes without
298
      FLAG_STRICT.
299
 
300
   2) Opcodes with FLAG_STRICT should be ordered as follows:
301
      register index opcodes, short immediate opcodes, and finally
302
      long immediate opcodes.  When both pa10 and pa11 variants
303
      of the same opcode are available, the pa10 opcode should
304
      come first for correct architectural promotion.
305
 
306
   3) When implicit addressing is available for an opcode, the
307
      implicit opcode should precede the explicit opcode.
308
 
309
   4) Opcodes without FLAG_STRICT should be ordered as follows:
310
      register index opcodes, long immediate opcodes, and finally
311
      short immediate opcodes.  */
312
 
313
static const struct pa_opcode pa_opcodes[] =
314
{
315
 
316
/* Pseudo-instructions.  */
317
 
318
{ "ldi",        0x34000000, 0xffe00000, "l,x", pa20w, 0},/* ldo val(r0),r */
319
{ "ldi",        0x34000000, 0xffe0c000, "j,x", pa10, 0},/* ldo val(r0),r */
320
 
321
{ "cmpib",      0xec000000, 0xfc000000, "?Qn5,b,w", pa20, FLAG_STRICT},
322
{ "cmpib",      0x84000000, 0xf4000000, "?nn5,b,w", pa10, FLAG_STRICT},
323
{ "comib",      0x84000000, 0xfc000000, "?nn5,b,w", pa10, 0}, /* comib{tf}*/
324
/* This entry is for the disassembler only.  It will never be used by
325
   assembler.  */
326
{ "comib",      0x8c000000, 0xfc000000, "?nn5,b,w", pa10, 0}, /* comib{tf}*/
327
{ "cmpb",       0x9c000000, 0xdc000000, "?Nnx,b,w", pa20, FLAG_STRICT},
328
{ "cmpb",       0x80000000, 0xf4000000, "?nnx,b,w", pa10, FLAG_STRICT},
329
{ "comb",       0x80000000, 0xfc000000, "?nnx,b,w", pa10, 0}, /* comb{tf} */
330
/* This entry is for the disassembler only.  It will never be used by
331
   assembler.  */
332
{ "comb",       0x88000000, 0xfc000000, "?nnx,b,w", pa10, 0}, /* comb{tf} */
333
{ "addb",       0xa0000000, 0xf4000000, "?Wnx,b,w", pa20w, FLAG_STRICT},
334
{ "addb",       0xa0000000, 0xfc000000, "?@nx,b,w", pa10, 0}, /* addb{tf} */
335
/* This entry is for the disassembler only.  It will never be used by
336
   assembler.  */
337
{ "addb",       0xa8000000, 0xfc000000, "?@nx,b,w", pa10, 0},
338
{ "addib",      0xa4000000, 0xf4000000, "?Wn5,b,w", pa20w, FLAG_STRICT},
339
{ "addib",      0xa4000000, 0xfc000000, "?@n5,b,w", pa10, 0}, /* addib{tf}*/
340
/* This entry is for the disassembler only.  It will never be used by
341
   assembler.  */
342
{ "addib",      0xac000000, 0xfc000000, "?@n5,b,w", pa10, 0}, /* addib{tf}*/
343
{ "nop",        0x08000240, 0xffffffff, "", pa10, 0},      /* or 0,0,0 */
344
{ "copy",       0x08000240, 0xffe0ffe0, "x,t", pa10, 0},   /* or r,0,t */
345
{ "mtsar",      0x01601840, 0xffe0ffff, "x", pa10, 0}, /* mtctl r,cr11 */
346
 
347
/* Loads and Stores for integer registers.  */
348
 
349
{ "ldd",        0x0c0000c0, 0xfc00d3c0, "cxccx(b),t", pa20, FLAG_STRICT},
350
{ "ldd",        0x0c0000c0, 0xfc0013c0, "cxccx(s,b),t", pa20, FLAG_STRICT},
351
{ "ldd",        0x0c0010e0, 0xfc1ff3e0, "cocc@(b),t", pa20, FLAG_STRICT},
352
{ "ldd",        0x0c0010e0, 0xfc1f33e0, "cocc@(s,b),t", pa20, FLAG_STRICT},
353
{ "ldd",        0x0c0010c0, 0xfc00d3c0, "cmcc5(b),t", pa20, FLAG_STRICT},
354
{ "ldd",        0x0c0010c0, 0xfc0013c0, "cmcc5(s,b),t", pa20, FLAG_STRICT},
355
{ "ldd",        0x50000000, 0xfc000002, "cq&(b),x", pa20w, FLAG_STRICT},
356
{ "ldd",        0x50000000, 0xfc00c002, "cq#(b),x", pa20, FLAG_STRICT},
357
{ "ldd",        0x50000000, 0xfc000002, "cq#(s,b),x", pa20, FLAG_STRICT},
358
{ "ldw",        0x0c000080, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
359
{ "ldw",        0x0c000080, 0xfc001fc0, "cXx(s,b),t", pa10, FLAG_STRICT},
360
{ "ldw",        0x0c000080, 0xfc00d3c0, "cxccx(b),t", pa11, FLAG_STRICT},
361
{ "ldw",        0x0c000080, 0xfc0013c0, "cxccx(s,b),t", pa11, FLAG_STRICT},
362
{ "ldw",        0x0c0010a0, 0xfc1ff3e0, "cocc@(b),t", pa20, FLAG_STRICT},
363
{ "ldw",        0x0c0010a0, 0xfc1f33e0, "cocc@(s,b),t", pa20, FLAG_STRICT},
364
{ "ldw",        0x0c001080, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
365
{ "ldw",        0x0c001080, 0xfc001fc0, "cM5(s,b),t", pa10, FLAG_STRICT},
366
{ "ldw",        0x0c001080, 0xfc00d3c0, "cmcc5(b),t", pa11, FLAG_STRICT},
367
{ "ldw",        0x0c001080, 0xfc0013c0, "cmcc5(s,b),t", pa11, FLAG_STRICT},
368
{ "ldw",        0x4c000000, 0xfc000000, "ce<(b),x", pa20w, FLAG_STRICT},
369
{ "ldw",        0x5c000004, 0xfc000006, "ce>(b),x", pa20w, FLAG_STRICT},
370
{ "ldw",        0x48000000, 0xfc000000, "l(b),x", pa20w, FLAG_STRICT},
371
{ "ldw",        0x5c000004, 0xfc00c006, "ceK(b),x", pa20, FLAG_STRICT},
372
{ "ldw",        0x5c000004, 0xfc000006, "ceK(s,b),x", pa20, FLAG_STRICT},
373
{ "ldw",        0x4c000000, 0xfc00c000, "ceJ(b),x", pa10, FLAG_STRICT},
374
{ "ldw",        0x4c000000, 0xfc000000, "ceJ(s,b),x", pa10, FLAG_STRICT},
375
{ "ldw",        0x48000000, 0xfc00c000, "j(b),x", pa10, 0},
376
{ "ldw",        0x48000000, 0xfc000000, "j(s,b),x", pa10, 0},
377
{ "ldh",        0x0c000040, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
378
{ "ldh",        0x0c000040, 0xfc001fc0, "cXx(s,b),t", pa10, FLAG_STRICT},
379
{ "ldh",        0x0c000040, 0xfc00d3c0, "cxccx(b),t", pa11, FLAG_STRICT},
380
{ "ldh",        0x0c000040, 0xfc0013c0, "cxccx(s,b),t", pa11, FLAG_STRICT},
381
{ "ldh",        0x0c001060, 0xfc1ff3e0, "cocc@(b),t", pa20, FLAG_STRICT},
382
{ "ldh",        0x0c001060, 0xfc1f33e0, "cocc@(s,b),t", pa20, FLAG_STRICT},
383
{ "ldh",        0x0c001040, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
384
{ "ldh",        0x0c001040, 0xfc001fc0, "cM5(s,b),t", pa10, FLAG_STRICT},
385
{ "ldh",        0x0c001040, 0xfc00d3c0, "cmcc5(b),t", pa11, FLAG_STRICT},
386
{ "ldh",        0x0c001040, 0xfc0013c0, "cmcc5(s,b),t", pa11, FLAG_STRICT},
387
{ "ldh",        0x44000000, 0xfc000000, "l(b),x", pa20w, FLAG_STRICT},
388
{ "ldh",        0x44000000, 0xfc00c000, "j(b),x", pa10, 0},
389
{ "ldh",        0x44000000, 0xfc000000, "j(s,b),x", pa10, 0},
390
{ "ldb",        0x0c000000, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
391
{ "ldb",        0x0c000000, 0xfc001fc0, "cXx(s,b),t", pa10, FLAG_STRICT},
392
{ "ldb",        0x0c000000, 0xfc00d3c0, "cxccx(b),t", pa11, FLAG_STRICT},
393
{ "ldb",        0x0c000000, 0xfc0013c0, "cxccx(s,b),t", pa11, FLAG_STRICT},
394
{ "ldb",        0x0c001020, 0xfc1ff3e0, "cocc@(b),t", pa20, FLAG_STRICT},
395
{ "ldb",        0x0c001020, 0xfc1f33e0, "cocc@(s,b),t", pa20, FLAG_STRICT},
396
{ "ldb",        0x0c001000, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
397
{ "ldb",        0x0c001000, 0xfc001fc0, "cM5(s,b),t", pa10, FLAG_STRICT},
398
{ "ldb",        0x0c001000, 0xfc00d3c0, "cmcc5(b),t", pa11, FLAG_STRICT},
399
{ "ldb",        0x0c001000, 0xfc0013c0, "cmcc5(s,b),t", pa11, FLAG_STRICT},
400
{ "ldb",        0x40000000, 0xfc000000, "l(b),x", pa20w, FLAG_STRICT},
401
{ "ldb",        0x40000000, 0xfc00c000, "j(b),x", pa10, 0},
402
{ "ldb",        0x40000000, 0xfc000000, "j(s,b),x", pa10, 0},
403
{ "std",        0x0c0012e0, 0xfc00f3ff, "cocCx,@(b)", pa20, FLAG_STRICT},
404
{ "std",        0x0c0012e0, 0xfc0033ff, "cocCx,@(s,b)", pa20, FLAG_STRICT},
405
{ "std",        0x0c0012c0, 0xfc00d3c0, "cmcCx,V(b)", pa20, FLAG_STRICT},
406
{ "std",        0x0c0012c0, 0xfc0013c0, "cmcCx,V(s,b)", pa20, FLAG_STRICT},
407
{ "std",        0x70000000, 0xfc000002, "cqx,&(b)", pa20w, FLAG_STRICT},
408
{ "std",        0x70000000, 0xfc00c002, "cqx,#(b)", pa20, FLAG_STRICT},
409
{ "std",        0x70000000, 0xfc000002, "cqx,#(s,b)", pa20, FLAG_STRICT},
410
{ "stw",        0x0c0012a0, 0xfc00f3ff, "cocCx,@(b)", pa20, FLAG_STRICT},
411
{ "stw",        0x0c0012a0, 0xfc0033ff, "cocCx,@(s,b)", pa20, FLAG_STRICT},
412
{ "stw",        0x0c001280, 0xfc00dfc0, "cMx,V(b)", pa10, FLAG_STRICT},
413
{ "stw",        0x0c001280, 0xfc001fc0, "cMx,V(s,b)", pa10, FLAG_STRICT},
414
{ "stw",        0x0c001280, 0xfc00d3c0, "cmcCx,V(b)", pa11, FLAG_STRICT},
415
{ "stw",        0x0c001280, 0xfc0013c0, "cmcCx,V(s,b)", pa11, FLAG_STRICT},
416
{ "stw",        0x6c000000, 0xfc000000, "cex,<(b)", pa20w, FLAG_STRICT},
417
{ "stw",        0x7c000004, 0xfc000006, "cex,>(b)", pa20w, FLAG_STRICT},
418
{ "stw",        0x68000000, 0xfc000000, "x,l(b)", pa20w, FLAG_STRICT},
419
{ "stw",        0x7c000004, 0xfc00c006, "cex,K(b)", pa20, FLAG_STRICT},
420
{ "stw",        0x7c000004, 0xfc000006, "cex,K(s,b)", pa20, FLAG_STRICT},
421
{ "stw",        0x6c000000, 0xfc00c000, "cex,J(b)", pa10, FLAG_STRICT},
422
{ "stw",        0x6c000000, 0xfc000000, "cex,J(s,b)", pa10, FLAG_STRICT},
423
{ "stw",        0x68000000, 0xfc00c000, "x,j(b)", pa10, 0},
424
{ "stw",        0x68000000, 0xfc000000, "x,j(s,b)", pa10, 0},
425
{ "sth",        0x0c001260, 0xfc00f3ff, "cocCx,@(b)", pa20, FLAG_STRICT},
426
{ "sth",        0x0c001260, 0xfc0033ff, "cocCx,@(s,b)", pa20, FLAG_STRICT},
427
{ "sth",        0x0c001240, 0xfc00dfc0, "cMx,V(b)", pa10, FLAG_STRICT},
428
{ "sth",        0x0c001240, 0xfc001fc0, "cMx,V(s,b)", pa10, FLAG_STRICT},
429
{ "sth",        0x0c001240, 0xfc00d3c0, "cmcCx,V(b)", pa11, FLAG_STRICT},
430
{ "sth",        0x0c001240, 0xfc0013c0, "cmcCx,V(s,b)", pa11, FLAG_STRICT},
431
{ "sth",        0x64000000, 0xfc000000, "x,l(b)", pa20w, FLAG_STRICT},
432
{ "sth",        0x64000000, 0xfc00c000, "x,j(b)", pa10, 0},
433
{ "sth",        0x64000000, 0xfc000000, "x,j(s,b)", pa10, 0},
434
{ "stb",        0x0c001220, 0xfc00f3ff, "cocCx,@(b)", pa20, FLAG_STRICT},
435
{ "stb",        0x0c001220, 0xfc0033ff, "cocCx,@(s,b)", pa20, FLAG_STRICT},
436
{ "stb",        0x0c001200, 0xfc00dfc0, "cMx,V(b)", pa10, FLAG_STRICT},
437
{ "stb",        0x0c001200, 0xfc001fc0, "cMx,V(s,b)", pa10, FLAG_STRICT},
438
{ "stb",        0x0c001200, 0xfc00d3c0, "cmcCx,V(b)", pa11, FLAG_STRICT},
439
{ "stb",        0x0c001200, 0xfc0013c0, "cmcCx,V(s,b)", pa11, FLAG_STRICT},
440
{ "stb",        0x60000000, 0xfc000000, "x,l(b)", pa20w, FLAG_STRICT},
441
{ "stb",        0x60000000, 0xfc00c000, "x,j(b)", pa10, 0},
442
{ "stb",        0x60000000, 0xfc000000, "x,j(s,b)", pa10, 0},
443
{ "ldwm",       0x4c000000, 0xfc00c000, "j(b),x", pa10, 0},
444
{ "ldwm",       0x4c000000, 0xfc000000, "j(s,b),x", pa10, 0},
445
{ "stwm",       0x6c000000, 0xfc00c000, "x,j(b)", pa10, 0},
446
{ "stwm",       0x6c000000, 0xfc000000, "x,j(s,b)", pa10, 0},
447
{ "ldwx",       0x0c000080, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
448
{ "ldwx",       0x0c000080, 0xfc001fc0, "cXx(s,b),t", pa10, FLAG_STRICT},
449
{ "ldwx",       0x0c000080, 0xfc00d3c0, "cxccx(b),t", pa11, FLAG_STRICT},
450
{ "ldwx",       0x0c000080, 0xfc0013c0, "cxccx(s,b),t", pa11, FLAG_STRICT},
451
{ "ldwx",       0x0c000080, 0xfc00dfc0, "cXx(b),t", pa10, 0},
452
{ "ldwx",       0x0c000080, 0xfc001fc0, "cXx(s,b),t", pa10, 0},
453
{ "ldhx",       0x0c000040, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
454
{ "ldhx",       0x0c000040, 0xfc001fc0, "cXx(s,b),t", pa10, FLAG_STRICT},
455
{ "ldhx",       0x0c000040, 0xfc00d3c0, "cxccx(b),t", pa11, FLAG_STRICT},
456
{ "ldhx",       0x0c000040, 0xfc0013c0, "cxccx(s,b),t", pa11, FLAG_STRICT},
457
{ "ldhx",       0x0c000040, 0xfc00dfc0, "cXx(b),t", pa10, 0},
458
{ "ldhx",       0x0c000040, 0xfc001fc0, "cXx(s,b),t", pa10, 0},
459
{ "ldbx",       0x0c000000, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
460
{ "ldbx",       0x0c000000, 0xfc001fc0, "cXx(s,b),t", pa10, FLAG_STRICT},
461
{ "ldbx",       0x0c000000, 0xfc00d3c0, "cxccx(b),t", pa11, FLAG_STRICT},
462
{ "ldbx",       0x0c000000, 0xfc0013c0, "cxccx(s,b),t", pa11, FLAG_STRICT},
463
{ "ldbx",       0x0c000000, 0xfc00dfc0, "cXx(b),t", pa10, 0},
464
{ "ldbx",       0x0c000000, 0xfc001fc0, "cXx(s,b),t", pa10, 0},
465
{ "ldwa",       0x0c000180, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
466
{ "ldwa",       0x0c000180, 0xfc00d3c0, "cxccx(b),t", pa11, FLAG_STRICT},
467
{ "ldwa",       0x0c0011a0, 0xfc1ff3e0, "cocc@(b),t", pa20, FLAG_STRICT},
468
{ "ldwa",       0x0c001180, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
469
{ "ldwa",       0x0c001180, 0xfc00d3c0, "cmcc5(b),t", pa11, FLAG_STRICT},
470
{ "ldcw",       0x0c0001c0, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
471
{ "ldcw",       0x0c0001c0, 0xfc001fc0, "cXx(s,b),t", pa10, FLAG_STRICT},
472
{ "ldcw",       0x0c0001c0, 0xfc00d3c0, "cxcdx(b),t", pa11, FLAG_STRICT},
473
{ "ldcw",       0x0c0001c0, 0xfc0013c0, "cxcdx(s,b),t", pa11, FLAG_STRICT},
474
{ "ldcw",       0x0c0011c0, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
475
{ "ldcw",       0x0c0011c0, 0xfc001fc0, "cM5(s,b),t", pa10, FLAG_STRICT},
476
{ "ldcw",       0x0c0011c0, 0xfc00d3c0, "cmcd5(b),t", pa11, FLAG_STRICT},
477
{ "ldcw",       0x0c0011c0, 0xfc0013c0, "cmcd5(s,b),t", pa11, FLAG_STRICT},
478
{ "stwa",       0x0c0013a0, 0xfc00d3ff, "cocCx,@(b)", pa20, FLAG_STRICT},
479
{ "stwa",       0x0c001380, 0xfc00dfc0, "cMx,V(b)", pa10, FLAG_STRICT},
480
{ "stwa",       0x0c001380, 0xfc00d3c0, "cmcCx,V(b)", pa11, FLAG_STRICT},
481
{ "stby",       0x0c001300, 0xfc00dfc0, "cAx,V(b)", pa10, FLAG_STRICT},
482
{ "stby",       0x0c001300, 0xfc001fc0, "cAx,V(s,b)", pa10, FLAG_STRICT},
483
{ "stby",       0x0c001300, 0xfc00d3c0, "cscCx,V(b)", pa11, FLAG_STRICT},
484
{ "stby",       0x0c001300, 0xfc0013c0, "cscCx,V(s,b)", pa11, FLAG_STRICT},
485
{ "ldda",       0x0c000100, 0xfc00d3c0, "cxccx(b),t", pa20, FLAG_STRICT},
486
{ "ldda",       0x0c001120, 0xfc1ff3e0, "cocc@(b),t", pa20, FLAG_STRICT},
487
{ "ldda",       0x0c001100, 0xfc00d3c0, "cmcc5(b),t", pa20, FLAG_STRICT},
488
{ "ldcd",       0x0c000140, 0xfc00d3c0, "cxcdx(b),t", pa20, FLAG_STRICT},
489
{ "ldcd",       0x0c000140, 0xfc0013c0, "cxcdx(s,b),t", pa20, FLAG_STRICT},
490
{ "ldcd",       0x0c001140, 0xfc00d3c0, "cmcd5(b),t", pa20, FLAG_STRICT},
491
{ "ldcd",       0x0c001140, 0xfc0013c0, "cmcd5(s,b),t", pa20, FLAG_STRICT},
492
{ "stda",       0x0c0013e0, 0xfc00f3ff, "cocCx,@(b)", pa20, FLAG_STRICT},
493
{ "stda",       0x0c0013c0, 0xfc00d3c0, "cmcCx,V(b)", pa20, FLAG_STRICT},
494
{ "ldwax",      0x0c000180, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
495
{ "ldwax",      0x0c000180, 0xfc00d3c0, "cxccx(b),t", pa11, FLAG_STRICT},
496
{ "ldwax",      0x0c000180, 0xfc00dfc0, "cXx(b),t", pa10, 0},
497
{ "ldcwx",      0x0c0001c0, 0xfc00dfc0, "cXx(b),t", pa10, FLAG_STRICT},
498
{ "ldcwx",      0x0c0001c0, 0xfc001fc0, "cXx(s,b),t", pa10, FLAG_STRICT},
499
{ "ldcwx",      0x0c0001c0, 0xfc00d3c0, "cxcdx(b),t", pa11, FLAG_STRICT},
500
{ "ldcwx",      0x0c0001c0, 0xfc0013c0, "cxcdx(s,b),t", pa11, FLAG_STRICT},
501
{ "ldcwx",      0x0c0001c0, 0xfc00dfc0, "cXx(b),t", pa10, 0},
502
{ "ldcwx",      0x0c0001c0, 0xfc001fc0, "cXx(s,b),t", pa10, 0},
503
{ "ldws",       0x0c001080, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
504
{ "ldws",       0x0c001080, 0xfc001fc0, "cM5(s,b),t", pa10, FLAG_STRICT},
505
{ "ldws",       0x0c001080, 0xfc00d3c0, "cmcc5(b),t", pa11, FLAG_STRICT},
506
{ "ldws",       0x0c001080, 0xfc0013c0, "cmcc5(s,b),t", pa11, FLAG_STRICT},
507
{ "ldws",       0x0c001080, 0xfc00dfc0, "cM5(b),t", pa10, 0},
508
{ "ldws",       0x0c001080, 0xfc001fc0, "cM5(s,b),t", pa10, 0},
509
{ "ldhs",       0x0c001040, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
510
{ "ldhs",       0x0c001040, 0xfc001fc0, "cM5(s,b),t", pa10, FLAG_STRICT},
511
{ "ldhs",       0x0c001040, 0xfc00d3c0, "cmcc5(b),t", pa11, FLAG_STRICT},
512
{ "ldhs",       0x0c001040, 0xfc0013c0, "cmcc5(s,b),t", pa11, FLAG_STRICT},
513
{ "ldhs",       0x0c001040, 0xfc00dfc0, "cM5(b),t", pa10, 0},
514
{ "ldhs",       0x0c001040, 0xfc001fc0, "cM5(s,b),t", pa10, 0},
515
{ "ldbs",       0x0c001000, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
516
{ "ldbs",       0x0c001000, 0xfc001fc0, "cM5(s,b),t", pa10, FLAG_STRICT},
517
{ "ldbs",       0x0c001000, 0xfc00d3c0, "cmcc5(b),t", pa11, FLAG_STRICT},
518
{ "ldbs",       0x0c001000, 0xfc0013c0, "cmcc5(s,b),t", pa11, FLAG_STRICT},
519
{ "ldbs",       0x0c001000, 0xfc00dfc0, "cM5(b),t", pa10, 0},
520
{ "ldbs",       0x0c001000, 0xfc001fc0, "cM5(s,b),t", pa10, 0},
521
{ "ldwas",      0x0c001180, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
522
{ "ldwas",      0x0c001180, 0xfc00d3c0, "cmcc5(b),t", pa11, FLAG_STRICT},
523
{ "ldwas",      0x0c001180, 0xfc00dfc0, "cM5(b),t", pa10, 0},
524
{ "ldcws",      0x0c0011c0, 0xfc00dfc0, "cM5(b),t", pa10, FLAG_STRICT},
525
{ "ldcws",      0x0c0011c0, 0xfc001fc0, "cM5(s,b),t", pa10, FLAG_STRICT},
526
{ "ldcws",      0x0c0011c0, 0xfc00d3c0, "cmcd5(b),t", pa11, FLAG_STRICT},
527
{ "ldcws",      0x0c0011c0, 0xfc0013c0, "cmcd5(s,b),t", pa11, FLAG_STRICT},
528
{ "ldcws",      0x0c0011c0, 0xfc00dfc0, "cM5(b),t", pa10, 0},
529
{ "ldcws",      0x0c0011c0, 0xfc001fc0, "cM5(s,b),t", pa10, 0},
530
{ "stws",       0x0c001280, 0xfc00dfc0, "cMx,V(b)", pa10, FLAG_STRICT},
531
{ "stws",       0x0c001280, 0xfc001fc0, "cMx,V(s,b)", pa10, FLAG_STRICT},
532
{ "stws",       0x0c001280, 0xfc00d3c0, "cmcCx,V(b)", pa11, FLAG_STRICT},
533
{ "stws",       0x0c001280, 0xfc0013c0, "cmcCx,V(s,b)", pa11, FLAG_STRICT},
534
{ "stws",       0x0c001280, 0xfc00dfc0, "cMx,V(b)", pa10, 0},
535
{ "stws",       0x0c001280, 0xfc001fc0, "cMx,V(s,b)", pa10, 0},
536
{ "sths",       0x0c001240, 0xfc00dfc0, "cMx,V(b)", pa10, FLAG_STRICT},
537
{ "sths",       0x0c001240, 0xfc001fc0, "cMx,V(s,b)", pa10, FLAG_STRICT},
538
{ "sths",       0x0c001240, 0xfc00d3c0, "cmcCx,V(b)", pa11, FLAG_STRICT},
539
{ "sths",       0x0c001240, 0xfc0013c0, "cmcCx,V(s,b)", pa11, FLAG_STRICT},
540
{ "sths",       0x0c001240, 0xfc00dfc0, "cMx,V(b)", pa10, 0},
541
{ "sths",       0x0c001240, 0xfc001fc0, "cMx,V(s,b)", pa10, 0},
542
{ "stbs",       0x0c001200, 0xfc00dfc0, "cMx,V(b)", pa10, FLAG_STRICT},
543
{ "stbs",       0x0c001200, 0xfc001fc0, "cMx,V(s,b)", pa10, FLAG_STRICT},
544
{ "stbs",       0x0c001200, 0xfc00d3c0, "cmcCx,V(b)", pa11, FLAG_STRICT},
545
{ "stbs",       0x0c001200, 0xfc0013c0, "cmcCx,V(s,b)", pa11, FLAG_STRICT},
546
{ "stbs",       0x0c001200, 0xfc00dfc0, "cMx,V(b)", pa10, 0},
547
{ "stbs",       0x0c001200, 0xfc001fc0, "cMx,V(s,b)", pa10, 0},
548
{ "stwas",      0x0c001380, 0xfc00dfc0, "cMx,V(b)", pa10, FLAG_STRICT},
549
{ "stwas",      0x0c001380, 0xfc00d3c0, "cmcCx,V(b)", pa11, FLAG_STRICT},
550
{ "stwas",      0x0c001380, 0xfc00dfc0, "cMx,V(b)", pa10, 0},
551
{ "stdby",      0x0c001340, 0xfc00d3c0, "cscCx,V(b)", pa20, FLAG_STRICT},
552
{ "stdby",      0x0c001340, 0xfc0013c0, "cscCx,V(s,b)", pa20, FLAG_STRICT},
553
{ "stbys",      0x0c001300, 0xfc00dfc0, "cAx,V(b)", pa10, FLAG_STRICT},
554
{ "stbys",      0x0c001300, 0xfc001fc0, "cAx,V(s,b)", pa10, FLAG_STRICT},
555
{ "stbys",      0x0c001300, 0xfc00d3c0, "cscCx,V(b)", pa11, FLAG_STRICT},
556
{ "stbys",      0x0c001300, 0xfc0013c0, "cscCx,V(s,b)", pa11, FLAG_STRICT},
557
{ "stbys",      0x0c001300, 0xfc00dfc0, "cAx,V(b)", pa10, 0},
558
{ "stbys",      0x0c001300, 0xfc001fc0, "cAx,V(s,b)", pa10, 0},
559
 
560
/* Immediate instructions.  */
561
{ "ldo",        0x34000000, 0xfc000000, "l(b),x", pa20w, 0},
562
{ "ldo",        0x34000000, 0xfc00c000, "j(b),x", pa10, 0},
563
{ "ldil",       0x20000000, 0xfc000000, "k,b", pa10, 0},
564
{ "addil",      0x28000000, 0xfc000000, "k,b,Z", pa10, 0},
565
{ "addil",      0x28000000, 0xfc000000, "k,b", pa10, 0},
566
 
567
/* Branching instructions.  */
568
{ "b",          0xe8008000, 0xfc00e000, "cpnXL", pa20, FLAG_STRICT},
569
{ "b",          0xe800a000, 0xfc00e000, "clnXL", pa20, FLAG_STRICT},
570
{ "b",          0xe8000000, 0xfc00e000, "clnW,b", pa10, FLAG_STRICT},
571
{ "b",          0xe8002000, 0xfc00e000, "cgnW,b", pa10, FLAG_STRICT},
572
{ "b",          0xe8000000, 0xffe0e000, "nW", pa10, 0},  /* b,l foo,r0 */
573
{ "bl",         0xe8000000, 0xfc00e000, "nW,b", pa10, 0},
574
{ "gate",       0xe8002000, 0xfc00e000, "nW,b", pa10, 0},
575
{ "blr",        0xe8004000, 0xfc00e001, "nx,b", pa10, 0},
576
{ "bv",         0xe800c000, 0xfc00fffd, "nx(b)", pa10, 0},
577
{ "bv",         0xe800c000, 0xfc00fffd, "n(b)", pa10, 0},
578
{ "bve",        0xe800f001, 0xfc1ffffd, "cpn(b)L", pa20, FLAG_STRICT},
579
{ "bve",        0xe800f000, 0xfc1ffffd, "cln(b)L", pa20, FLAG_STRICT},
580
{ "bve",        0xe800d001, 0xfc1ffffd, "cPn(b)", pa20, FLAG_STRICT},
581
{ "bve",        0xe800d000, 0xfc1ffffd, "n(b)", pa20, FLAG_STRICT},
582
{ "be",         0xe4000000, 0xfc000000, "clnz(S,b),Y", pa10, FLAG_STRICT},
583
{ "be",         0xe4000000, 0xfc000000, "clnz(b),Y", pa10, FLAG_STRICT},
584
{ "be",         0xe0000000, 0xfc000000, "nz(S,b)", pa10, 0},
585
{ "be",         0xe0000000, 0xfc000000, "nz(b)", pa10, 0},
586
{ "ble",        0xe4000000, 0xfc000000, "nz(S,b)", pa10, 0},
587
{ "movb",       0xc8000000, 0xfc000000, "?ynx,b,w", pa10, 0},
588
{ "movib",      0xcc000000, 0xfc000000, "?yn5,b,w", pa10, 0},
589
{ "combt",      0x80000000, 0xfc000000, "?tnx,b,w", pa10, 0},
590
{ "combf",      0x88000000, 0xfc000000, "?tnx,b,w", pa10, 0},
591
{ "comibt",     0x84000000, 0xfc000000, "?tn5,b,w", pa10, 0},
592
{ "comibf",     0x8c000000, 0xfc000000, "?tn5,b,w", pa10, 0},
593
{ "addbt",      0xa0000000, 0xfc000000, "?dnx,b,w", pa10, 0},
594
{ "addbf",      0xa8000000, 0xfc000000, "?dnx,b,w", pa10, 0},
595
{ "addibt",     0xa4000000, 0xfc000000, "?dn5,b,w", pa10, 0},
596
{ "addibf",     0xac000000, 0xfc000000, "?dn5,b,w", pa10, 0},
597
{ "bb",         0xc0004000, 0xffe06000, "?bnx,!,w", pa10, FLAG_STRICT},
598
{ "bb",         0xc0006000, 0xffe06000, "?Bnx,!,w", pa20, FLAG_STRICT},
599
{ "bb",         0xc4004000, 0xfc006000, "?bnx,Q,w", pa10, FLAG_STRICT},
600
{ "bb",         0xc4004000, 0xfc004000, "?Bnx,B,w", pa20, FLAG_STRICT},
601
{ "bb",         0xc4004000, 0xfc006000, "?bnx,Q,w", pa10, 0},
602
{ "bvb",        0xc0004000, 0xffe04000, "?bnx,w", pa10, 0},
603
{ "clrbts",     0xe8004005, 0xffffffff, "", pa20, FLAG_STRICT},
604
{ "popbts",     0xe8004005, 0xfffff007, "$", pa20, FLAG_STRICT},
605
{ "pushnom",    0xe8004001, 0xffffffff, "", pa20, FLAG_STRICT},
606
{ "pushbts",    0xe8004001, 0xffe0ffff, "x", pa20, FLAG_STRICT},
607
 
608
/* Computation Instructions.  */
609
 
610
{ "cmpclr",     0x080008a0, 0xfc000fe0, "?Sx,b,t", pa20, FLAG_STRICT},
611
{ "cmpclr",     0x08000880, 0xfc000fe0, "?sx,b,t", pa10, FLAG_STRICT},
612
{ "comclr",     0x08000880, 0xfc000fe0, "?sx,b,t", pa10, 0},
613
{ "or",         0x08000260, 0xfc000fe0, "?Lx,b,t", pa20, FLAG_STRICT},
614
{ "or",         0x08000240, 0xfc000fe0, "?lx,b,t", pa10, 0},
615
{ "xor",        0x080002a0, 0xfc000fe0, "?Lx,b,t", pa20, FLAG_STRICT},
616
{ "xor",        0x08000280, 0xfc000fe0, "?lx,b,t", pa10, 0},
617
{ "and",        0x08000220, 0xfc000fe0, "?Lx,b,t", pa20, FLAG_STRICT},
618
{ "and",        0x08000200, 0xfc000fe0, "?lx,b,t", pa10, 0},
619
{ "andcm",      0x08000020, 0xfc000fe0, "?Lx,b,t", pa20, FLAG_STRICT},
620
{ "andcm",      0x08000000, 0xfc000fe0, "?lx,b,t", pa10, 0},
621
{ "uxor",       0x080003a0, 0xfc000fe0, "?Ux,b,t", pa20, FLAG_STRICT},
622
{ "uxor",       0x08000380, 0xfc000fe0, "?ux,b,t", pa10, 0},
623
{ "uaddcm",     0x080009a0, 0xfc000fa0, "cT?Ux,b,t", pa20, FLAG_STRICT},
624
{ "uaddcm",     0x08000980, 0xfc000fa0, "cT?ux,b,t", pa10, FLAG_STRICT},
625
{ "uaddcm",     0x08000980, 0xfc000fe0, "?ux,b,t", pa10, 0},
626
{ "uaddcmt",    0x080009c0, 0xfc000fe0, "?ux,b,t", pa10, 0},
627
{ "dcor",       0x08000ba0, 0xfc1f0fa0, "ci?Ub,t", pa20, FLAG_STRICT},
628
{ "dcor",       0x08000b80, 0xfc1f0fa0, "ci?ub,t", pa10, FLAG_STRICT},
629
{ "dcor",       0x08000b80, 0xfc1f0fe0, "?ub,t",   pa10, 0},
630
{ "idcor",      0x08000bc0, 0xfc1f0fe0, "?ub,t",   pa10, 0},
631
{ "addi",       0xb0000000, 0xfc000000, "ct?ai,b,x", pa10, FLAG_STRICT},
632
{ "addi",       0xb4000000, 0xfc000000, "cv?ai,b,x", pa10, FLAG_STRICT},
633
{ "addi",       0xb4000000, 0xfc000800, "?ai,b,x", pa10, 0},
634
{ "addio",      0xb4000800, 0xfc000800, "?ai,b,x", pa10, 0},
635
{ "addit",      0xb0000000, 0xfc000800, "?ai,b,x", pa10, 0},
636
{ "addito",     0xb0000800, 0xfc000800, "?ai,b,x", pa10, 0},
637
{ "add",        0x08000720, 0xfc0007e0, "cY?Ax,b,t", pa20, FLAG_STRICT},
638
{ "add",        0x08000700, 0xfc0007e0, "cy?ax,b,t", pa10, FLAG_STRICT},
639
{ "add",        0x08000220, 0xfc0003e0, "ca?Ax,b,t", pa20, FLAG_STRICT},
640
{ "add",        0x08000200, 0xfc0003e0, "ca?ax,b,t", pa10, FLAG_STRICT},
641
{ "add",        0x08000600, 0xfc000fe0, "?ax,b,t", pa10, 0},
642
{ "addl",       0x08000a00, 0xfc000fe0, "?ax,b,t", pa10, 0},
643
{ "addo",       0x08000e00, 0xfc000fe0, "?ax,b,t", pa10, 0},
644
{ "addc",       0x08000700, 0xfc000fe0, "?ax,b,t", pa10, 0},
645
{ "addco",      0x08000f00, 0xfc000fe0, "?ax,b,t", pa10, 0},
646
{ "sub",        0x080004e0, 0xfc0007e0, "ct?Sx,b,t", pa20, FLAG_STRICT},
647
{ "sub",        0x080004c0, 0xfc0007e0, "ct?sx,b,t", pa10, FLAG_STRICT},
648
{ "sub",        0x08000520, 0xfc0007e0, "cB?Sx,b,t", pa20, FLAG_STRICT},
649
{ "sub",        0x08000500, 0xfc0007e0, "cb?sx,b,t", pa10, FLAG_STRICT},
650
{ "sub",        0x08000420, 0xfc0007e0, "cv?Sx,b,t", pa20, FLAG_STRICT},
651
{ "sub",        0x08000400, 0xfc0007e0, "cv?sx,b,t", pa10, FLAG_STRICT},
652
{ "sub",        0x08000400, 0xfc000fe0, "?sx,b,t", pa10, 0},
653
{ "subo",       0x08000c00, 0xfc000fe0, "?sx,b,t", pa10, 0},
654
{ "subb",       0x08000500, 0xfc000fe0, "?sx,b,t", pa10, 0},
655
{ "subbo",      0x08000d00, 0xfc000fe0, "?sx,b,t", pa10, 0},
656
{ "subt",       0x080004c0, 0xfc000fe0, "?sx,b,t", pa10, 0},
657
{ "subto",      0x08000cc0, 0xfc000fe0, "?sx,b,t", pa10, 0},
658
{ "ds",         0x08000440, 0xfc000fe0, "?sx,b,t", pa10, 0},
659
{ "subi",       0x94000000, 0xfc000000, "cv?si,b,x", pa10, FLAG_STRICT},
660
{ "subi",       0x94000000, 0xfc000800, "?si,b,x", pa10, 0},
661
{ "subio",      0x94000800, 0xfc000800, "?si,b,x", pa10, 0},
662
{ "cmpiclr",    0x90000800, 0xfc000800, "?Si,b,x", pa20, FLAG_STRICT},
663
{ "cmpiclr",    0x90000000, 0xfc000800, "?si,b,x", pa10, FLAG_STRICT},
664
{ "comiclr",    0x90000000, 0xfc000800, "?si,b,x", pa10, 0},
665
{ "shladd",     0x08000220, 0xfc000320, "ca?Ax,.,b,t", pa20, FLAG_STRICT},
666
{ "shladd",     0x08000200, 0xfc000320, "ca?ax,.,b,t", pa10, FLAG_STRICT},
667
{ "sh1add",     0x08000640, 0xfc000fe0, "?ax,b,t", pa10, 0},
668
{ "sh1addl",    0x08000a40, 0xfc000fe0, "?ax,b,t", pa10, 0},
669
{ "sh1addo",    0x08000e40, 0xfc000fe0, "?ax,b,t", pa10, 0},
670
{ "sh2add",     0x08000680, 0xfc000fe0, "?ax,b,t", pa10, 0},
671
{ "sh2addl",    0x08000a80, 0xfc000fe0, "?ax,b,t", pa10, 0},
672
{ "sh2addo",    0x08000e80, 0xfc000fe0, "?ax,b,t", pa10, 0},
673
{ "sh3add",     0x080006c0, 0xfc000fe0, "?ax,b,t", pa10, 0},
674
{ "sh3addl",    0x08000ac0, 0xfc000fe0, "?ax,b,t", pa10, 0},
675
{ "sh3addo",    0x08000ec0, 0xfc000fe0, "?ax,b,t", pa10, 0},
676
 
677
/* Subword Operation Instructions.  */
678
 
679
{ "hadd",       0x08000300, 0xfc00ff20, "cHx,b,t", pa20, FLAG_STRICT},
680
{ "havg",       0x080002c0, 0xfc00ffe0, "x,b,t", pa20, FLAG_STRICT},
681
{ "hshl",       0xf8008800, 0xffe0fc20, "x,*,t", pa20, FLAG_STRICT},
682
{ "hshladd",    0x08000700, 0xfc00ff20, "x,.,b,t", pa20, FLAG_STRICT},
683
{ "hshr",       0xf800c800, 0xfc1ff820, "cSb,*,t", pa20, FLAG_STRICT},
684
{ "hshradd",    0x08000500, 0xfc00ff20, "x,.,b,t", pa20, FLAG_STRICT},
685
{ "hsub",       0x08000100, 0xfc00ff20, "cHx,b,t", pa20, FLAG_STRICT},
686
{ "mixh",       0xf8008400, 0xfc009fe0, "chx,b,t", pa20, FLAG_STRICT},
687
{ "mixw",       0xf8008000, 0xfc009fe0, "chx,b,t", pa20, FLAG_STRICT},
688
{ "permh",      0xf8000000, 0xfc009020, "c*a,t", pa20, FLAG_STRICT},
689
 
690
 
691
/* Extract and Deposit Instructions.  */
692
 
693
{ "shrpd",      0xd0000200, 0xfc001fe0, "?Xx,b,!,t", pa20, FLAG_STRICT},
694
{ "shrpd",      0xd0000400, 0xfc001400, "?Xx,b,~,t", pa20, FLAG_STRICT},
695
{ "shrpw",      0xd0000000, 0xfc001fe0, "?xx,b,!,t", pa10, FLAG_STRICT},
696
{ "shrpw",      0xd0000800, 0xfc001c00, "?xx,b,p,t", pa10, FLAG_STRICT},
697
{ "vshd",       0xd0000000, 0xfc001fe0, "?xx,b,t", pa10, 0},
698
{ "shd",        0xd0000800, 0xfc001c00, "?xx,b,p,t", pa10, 0},
699
{ "extrd",      0xd0001200, 0xfc001ae0, "cS?Xb,!,%,x", pa20, FLAG_STRICT},
700
{ "extrd",      0xd8000000, 0xfc000000, "cS?Xb,q,|,x", pa20, FLAG_STRICT},
701
{ "extrw",      0xd0001000, 0xfc001be0, "cS?xb,!,T,x", pa10, FLAG_STRICT},
702
{ "extrw",      0xd0001800, 0xfc001800, "cS?xb,P,T,x", pa10, FLAG_STRICT},
703
{ "vextru",     0xd0001000, 0xfc001fe0, "?xb,T,x", pa10, 0},
704
{ "vextrs",     0xd0001400, 0xfc001fe0, "?xb,T,x", pa10, 0},
705
{ "extru",      0xd0001800, 0xfc001c00, "?xb,P,T,x", pa10, 0},
706
{ "extrs",      0xd0001c00, 0xfc001c00, "?xb,P,T,x", pa10, 0},
707
{ "depd",       0xd4000200, 0xfc001ae0, "cz?Xx,!,%,b", pa20, FLAG_STRICT},
708
{ "depd",       0xf0000000, 0xfc000000, "cz?Xx,~,|,b", pa20, FLAG_STRICT},
709
{ "depdi",      0xd4001200, 0xfc001ae0, "cz?X5,!,%,b", pa20, FLAG_STRICT},
710
{ "depdi",      0xf4000000, 0xfc000000, "cz?X5,~,|,b", pa20, FLAG_STRICT},
711
{ "depw",       0xd4000000, 0xfc001be0, "cz?xx,!,T,b", pa10, FLAG_STRICT},
712
{ "depw",       0xd4000800, 0xfc001800, "cz?xx,p,T,b", pa10, FLAG_STRICT},
713
{ "depwi",      0xd4001000, 0xfc001be0, "cz?x5,!,T,b", pa10, FLAG_STRICT},
714
{ "depwi",      0xd4001800, 0xfc001800, "cz?x5,p,T,b", pa10, FLAG_STRICT},
715
{ "zvdep",      0xd4000000, 0xfc001fe0, "?xx,T,b", pa10, 0},
716
{ "vdep",       0xd4000400, 0xfc001fe0, "?xx,T,b", pa10, 0},
717
{ "zdep",       0xd4000800, 0xfc001c00, "?xx,p,T,b", pa10, 0},
718
{ "dep",        0xd4000c00, 0xfc001c00, "?xx,p,T,b", pa10, 0},
719
{ "zvdepi",     0xd4001000, 0xfc001fe0, "?x5,T,b", pa10, 0},
720
{ "vdepi",      0xd4001400, 0xfc001fe0, "?x5,T,b", pa10, 0},
721
{ "zdepi",      0xd4001800, 0xfc001c00, "?x5,p,T,b", pa10, 0},
722
{ "depi",       0xd4001c00, 0xfc001c00, "?x5,p,T,b", pa10, 0},
723
 
724
/* System Control Instructions.  */
725
 
726
{ "break",      0x00000000, 0xfc001fe0, "r,A", pa10, 0},
727
{ "rfi",        0x00000c00, 0xffffff1f, "cr", pa10, FLAG_STRICT},
728
{ "rfi",        0x00000c00, 0xffffffff, "", pa10, 0},
729
{ "rfir",       0x00000ca0, 0xffffffff, "", pa11, 0},
730
{ "ssm",        0x00000d60, 0xfc00ffe0, "U,t", pa20, FLAG_STRICT},
731
{ "ssm",        0x00000d60, 0xffe0ffe0, "R,t", pa10, 0},
732
{ "rsm",        0x00000e60, 0xfc00ffe0, "U,t", pa20, FLAG_STRICT},
733
{ "rsm",        0x00000e60, 0xffe0ffe0, "R,t", pa10, 0},
734
{ "mtsm",       0x00001860, 0xffe0ffff, "x", pa10, 0},
735
{ "ldsid",      0x000010a0, 0xfc1fffe0, "(b),t", pa10, 0},
736
{ "ldsid",      0x000010a0, 0xfc1f3fe0, "(s,b),t", pa10, 0},
737
{ "mtsp",       0x00001820, 0xffe01fff, "x,S", pa10, 0},
738
{ "mtctl",      0x00001840, 0xfc00ffff, "x,^", pa10, 0},
739
{ "mtsarcm",    0x016018C0, 0xffe0ffff, "x", pa20, FLAG_STRICT},
740
{ "mfia",       0x000014A0, 0xffffffe0, "t", pa20, FLAG_STRICT},
741
{ "mfsp",       0x000004a0, 0xffff1fe0, "S,t", pa10, 0},
742
{ "mfctl",      0x016048a0, 0xffffffe0, "cW!,t", pa20, FLAG_STRICT},
743
{ "mfctl",      0x000008a0, 0xfc1fffe0, "^,t", pa10, 0},
744
{ "sync",       0x00000400, 0xffffffff, "", pa10, 0},
745
{ "syncdma",    0x00100400, 0xffffffff, "", pa10, 0},
746
{ "probe",      0x04001180, 0xfc00ffa0, "cw(b),x,t", pa10, FLAG_STRICT},
747
{ "probe",      0x04001180, 0xfc003fa0, "cw(s,b),x,t", pa10, FLAG_STRICT},
748
{ "probei",     0x04003180, 0xfc00ffa0, "cw(b),R,t", pa10, FLAG_STRICT},
749
{ "probei",     0x04003180, 0xfc003fa0, "cw(s,b),R,t", pa10, FLAG_STRICT},
750
{ "prober",     0x04001180, 0xfc00ffe0, "(b),x,t", pa10, 0},
751
{ "prober",     0x04001180, 0xfc003fe0, "(s,b),x,t", pa10, 0},
752
{ "proberi",    0x04003180, 0xfc00ffe0, "(b),R,t", pa10, 0},
753
{ "proberi",    0x04003180, 0xfc003fe0, "(s,b),R,t", pa10, 0},
754
{ "probew",     0x040011c0, 0xfc00ffe0, "(b),x,t", pa10, 0},
755
{ "probew",     0x040011c0, 0xfc003fe0, "(s,b),x,t", pa10, 0},
756
{ "probewi",    0x040031c0, 0xfc00ffe0, "(b),R,t", pa10, 0},
757
{ "probewi",    0x040031c0, 0xfc003fe0, "(s,b),R,t", pa10, 0},
758
{ "lpa",        0x04001340, 0xfc00ffc0, "cZx(b),t", pa10, 0},
759
{ "lpa",        0x04001340, 0xfc003fc0, "cZx(s,b),t", pa10, 0},
760
{ "lci",        0x04001300, 0xfc00ffe0, "x(b),t", pa11, 0},
761
{ "lci",        0x04001300, 0xfc003fe0, "x(s,b),t", pa11, 0},
762
{ "pdtlb",      0x04001600, 0xfc00ffdf, "cLcZx(b)", pa20, FLAG_STRICT},
763
{ "pdtlb",      0x04001600, 0xfc003fdf, "cLcZx(s,b)", pa20, FLAG_STRICT},
764
{ "pdtlb",      0x04001600, 0xfc1fffdf, "cLcZ@(b)", pa20, FLAG_STRICT},
765
{ "pdtlb",      0x04001600, 0xfc1f3fdf, "cLcZ@(s,b)", pa20, FLAG_STRICT},
766
{ "pdtlb",      0x04001200, 0xfc00ffdf, "cZx(b)", pa10, 0},
767
{ "pdtlb",      0x04001200, 0xfc003fdf, "cZx(s,b)", pa10, 0},
768
{ "pitlb",      0x04000600, 0xfc001fdf, "cLcZx(S,b)", pa20, FLAG_STRICT},
769
{ "pitlb",      0x04000600, 0xfc1f1fdf, "cLcZ@(S,b)", pa20, FLAG_STRICT},
770
{ "pitlb",      0x04000200, 0xfc001fdf, "cZx(S,b)", pa10, 0},
771
{ "pdtlbe",     0x04001240, 0xfc00ffdf, "cZx(b)", pa10, 0},
772
{ "pdtlbe",     0x04001240, 0xfc003fdf, "cZx(s,b)", pa10, 0},
773
{ "pitlbe",     0x04000240, 0xfc001fdf, "cZx(S,b)", pa10, 0},
774
{ "idtlba",     0x04001040, 0xfc00ffff, "x,(b)", pa10, 0},
775
{ "idtlba",     0x04001040, 0xfc003fff, "x,(s,b)", pa10, 0},
776
{ "iitlba",     0x04000040, 0xfc001fff, "x,(S,b)", pa10, 0},
777
{ "idtlbp",     0x04001000, 0xfc00ffff, "x,(b)", pa10, 0},
778
{ "idtlbp",     0x04001000, 0xfc003fff, "x,(s,b)", pa10, 0},
779
{ "iitlbp",     0x04000000, 0xfc001fff, "x,(S,b)", pa10, 0},
780
{ "pdc",        0x04001380, 0xfc00ffdf, "cZx(b)", pa10, 0},
781
{ "pdc",        0x04001380, 0xfc003fdf, "cZx(s,b)", pa10, 0},
782
{ "fdc",        0x04001280, 0xfc00ffdf, "cZx(b)", pa10, FLAG_STRICT},
783
{ "fdc",        0x04001280, 0xfc003fdf, "cZx(s,b)", pa10, FLAG_STRICT},
784
{ "fdc",        0x04003280, 0xfc00ffff, "5(b)", pa20, FLAG_STRICT},
785
{ "fdc",        0x04003280, 0xfc003fff, "5(s,b)", pa20, FLAG_STRICT},
786
{ "fdc",        0x04001280, 0xfc00ffdf, "cZx(b)", pa10, 0},
787
{ "fdc",        0x04001280, 0xfc003fdf, "cZx(s,b)", pa10, 0},
788
{ "fic",        0x040013c0, 0xfc00dfdf, "cZx(b)", pa20, FLAG_STRICT},
789
{ "fic",        0x04000280, 0xfc001fdf, "cZx(S,b)", pa10, 0},
790
{ "fdce",       0x040012c0, 0xfc00ffdf, "cZx(b)", pa10, 0},
791
{ "fdce",       0x040012c0, 0xfc003fdf, "cZx(s,b)", pa10, 0},
792
{ "fice",       0x040002c0, 0xfc001fdf, "cZx(S,b)", pa10, 0},
793
{ "diag",       0x14000000, 0xfc000000, "D", pa10, 0},
794
{ "idtlbt",     0x04001800, 0xfc00ffff, "x,b", pa20, FLAG_STRICT},
795
{ "iitlbt",     0x04000800, 0xfc00ffff, "x,b", pa20, FLAG_STRICT},
796
 
797
/* These may be specific to certain versions of the PA.  Joel claimed
798
   they were 72000 (7200?) specific.  However, I'm almost certain the
799
   mtcpu/mfcpu were undocumented, but available in the older 700 machines.  */
800
{ "mtcpu",      0x14001600, 0xfc00ffff, "x,^", pa10, 0},
801
{ "mfcpu",      0x14001A00, 0xfc00ffff, "^,x", pa10, 0},
802
{ "tocen",      0x14403600, 0xffffffff, "", pa10, 0},
803
{ "tocdis",     0x14401620, 0xffffffff, "", pa10, 0},
804
{ "shdwgr",     0x14402600, 0xffffffff, "", pa10, 0},
805
{ "grshdw",     0x14400620, 0xffffffff, "", pa10, 0},
806
 
807
/* gfw and gfr are not in the HP PA 1.1 manual, but they are in either
808
   the Timex FPU or the Mustang ERS (not sure which) manual.  */
809
{ "gfw",        0x04001680, 0xfc00ffdf, "cZx(b)", pa11, 0},
810
{ "gfw",        0x04001680, 0xfc003fdf, "cZx(s,b)", pa11, 0},
811
{ "gfr",        0x04001a80, 0xfc00ffdf, "cZx(b)", pa11, 0},
812
{ "gfr",        0x04001a80, 0xfc003fdf, "cZx(s,b)", pa11, 0},
813
 
814
/* Floating Point Coprocessor Instructions.  */
815
 
816
{ "fldw",       0x24000000, 0xfc00df80, "cXx(b),fT", pa10, FLAG_STRICT},
817
{ "fldw",       0x24000000, 0xfc001f80, "cXx(s,b),fT", pa10, FLAG_STRICT},
818
{ "fldw",       0x24000000, 0xfc00d380, "cxccx(b),fT", pa11, FLAG_STRICT},
819
{ "fldw",       0x24000000, 0xfc001380, "cxccx(s,b),fT", pa11, FLAG_STRICT},
820
{ "fldw",       0x24001020, 0xfc1ff3a0, "cocc@(b),fT", pa20, FLAG_STRICT},
821
{ "fldw",       0x24001020, 0xfc1f33a0, "cocc@(s,b),fT", pa20, FLAG_STRICT},
822
{ "fldw",       0x24001000, 0xfc00df80, "cM5(b),fT", pa10, FLAG_STRICT},
823
{ "fldw",       0x24001000, 0xfc001f80, "cM5(s,b),fT", pa10, FLAG_STRICT},
824
{ "fldw",       0x24001000, 0xfc00d380, "cmcc5(b),fT", pa11, FLAG_STRICT},
825
{ "fldw",       0x24001000, 0xfc001380, "cmcc5(s,b),fT", pa11, FLAG_STRICT},
826
{ "fldw",       0x5c000000, 0xfc000004, "y(b),fe", pa20w, FLAG_STRICT},
827
{ "fldw",       0x58000000, 0xfc000000, "cJy(b),fe", pa20w, FLAG_STRICT},
828
{ "fldw",       0x5c000000, 0xfc00c004, "d(b),fe", pa20, FLAG_STRICT},
829
{ "fldw",       0x5c000000, 0xfc000004, "d(s,b),fe", pa20, FLAG_STRICT},
830
{ "fldw",       0x58000000, 0xfc00c000, "cJd(b),fe", pa20, FLAG_STRICT},
831
{ "fldw",       0x58000000, 0xfc000000, "cJd(s,b),fe", pa20, FLAG_STRICT},
832
{ "fldd",       0x2c000000, 0xfc00dfc0, "cXx(b),ft", pa10, FLAG_STRICT},
833
{ "fldd",       0x2c000000, 0xfc001fc0, "cXx(s,b),ft", pa10, FLAG_STRICT},
834
{ "fldd",       0x2c000000, 0xfc00d3c0, "cxccx(b),ft", pa11, FLAG_STRICT},
835
{ "fldd",       0x2c000000, 0xfc0013c0, "cxccx(s,b),ft", pa11, FLAG_STRICT},
836
{ "fldd",       0x2c001020, 0xfc1ff3e0, "cocc@(b),ft", pa20, FLAG_STRICT},
837
{ "fldd",       0x2c001020, 0xfc1f33e0, "cocc@(s,b),ft", pa20, FLAG_STRICT},
838
{ "fldd",       0x2c001000, 0xfc00dfc0, "cM5(b),ft", pa10, FLAG_STRICT},
839
{ "fldd",       0x2c001000, 0xfc001fc0, "cM5(s,b),ft", pa10, FLAG_STRICT},
840
{ "fldd",       0x2c001000, 0xfc00d3c0, "cmcc5(b),ft", pa11, FLAG_STRICT},
841
{ "fldd",       0x2c001000, 0xfc0013c0, "cmcc5(s,b),ft", pa11, FLAG_STRICT},
842
{ "fldd",       0x50000002, 0xfc000002, "cq&(b),fx", pa20w, FLAG_STRICT},
843
{ "fldd",       0x50000002, 0xfc00c002, "cq#(b),fx", pa20, FLAG_STRICT},
844
{ "fldd",       0x50000002, 0xfc000002, "cq#(s,b),fx", pa20, FLAG_STRICT},
845
{ "fstw",       0x24000200, 0xfc00df80, "cXfT,x(b)", pa10, FLAG_STRICT},
846
{ "fstw",       0x24000200, 0xfc001f80, "cXfT,x(s,b)", pa10, FLAG_STRICT},
847
{ "fstw",       0x24000200, 0xfc00d380, "cxcCfT,x(b)", pa11, FLAG_STRICT},
848
{ "fstw",       0x24000200, 0xfc001380, "cxcCfT,x(s,b)", pa11, FLAG_STRICT},
849
{ "fstw",       0x24001220, 0xfc1ff3a0, "cocCfT,@(b)", pa20, FLAG_STRICT},
850
{ "fstw",       0x24001220, 0xfc1f33a0, "cocCfT,@(s,b)", pa20, FLAG_STRICT},
851
{ "fstw",       0x24001200, 0xfc00df80, "cMfT,5(b)", pa10, FLAG_STRICT},
852
{ "fstw",       0x24001200, 0xfc001f80, "cMfT,5(s,b)", pa10, FLAG_STRICT},
853
{ "fstw",       0x24001200, 0xfc00df80, "cMfT,5(b)", pa10, FLAG_STRICT},
854
{ "fstw",       0x24001200, 0xfc001f80, "cMfT,5(s,b)", pa10, FLAG_STRICT},
855
{ "fstw",       0x7c000000, 0xfc000004, "fE,y(b)", pa20w, FLAG_STRICT},
856
{ "fstw",       0x78000000, 0xfc000000, "cJfE,y(b)", pa20w, FLAG_STRICT},
857
{ "fstw",       0x7c000000, 0xfc00c004, "fE,d(b)", pa20, FLAG_STRICT},
858
{ "fstw",       0x7c000000, 0xfc000004, "fE,d(s,b)", pa20, FLAG_STRICT},
859
{ "fstw",       0x78000000, 0xfc00c000, "cJfE,d(b)", pa20, FLAG_STRICT},
860
{ "fstw",       0x78000000, 0xfc000000, "cJfE,d(s,b)", pa20, FLAG_STRICT},
861
{ "fstd",       0x2c000200, 0xfc00dfc0, "cXft,x(b)", pa10, FLAG_STRICT},
862
{ "fstd",       0x2c000200, 0xfc001fc0, "cXft,x(s,b)", pa10, FLAG_STRICT},
863
{ "fstd",       0x2c000200, 0xfc00d3c0, "cxcCft,x(b)", pa11, FLAG_STRICT},
864
{ "fstd",       0x2c000200, 0xfc0013c0, "cxcCft,x(s,b)", pa11, FLAG_STRICT},
865
{ "fstd",       0x2c001220, 0xfc1ff3e0, "cocCft,@(b)", pa20, FLAG_STRICT},
866
{ "fstd",       0x2c001220, 0xfc1f33e0, "cocCft,@(s,b)", pa20, FLAG_STRICT},
867
{ "fstd",       0x2c001200, 0xfc00dfc0, "cMft,5(b)", pa10, FLAG_STRICT},
868
{ "fstd",       0x2c001200, 0xfc001fc0, "cMft,5(s,b)", pa10, FLAG_STRICT},
869
{ "fstd",       0x2c001200, 0xfc00d3c0, "cmcCft,5(b)", pa11, FLAG_STRICT},
870
{ "fstd",       0x2c001200, 0xfc0013c0, "cmcCft,5(s,b)", pa11, FLAG_STRICT},
871
{ "fstd",       0x70000002, 0xfc000002, "cqfx,&(b)", pa20w, FLAG_STRICT},
872
{ "fstd",       0x70000002, 0xfc00c002, "cqfx,#(b)", pa20, FLAG_STRICT},
873
{ "fstd",       0x70000002, 0xfc000002, "cqfx,#(s,b)", pa20, FLAG_STRICT},
874
{ "fldwx",      0x24000000, 0xfc00df80, "cXx(b),fT", pa10, FLAG_STRICT},
875
{ "fldwx",      0x24000000, 0xfc001f80, "cXx(s,b),fT", pa10, FLAG_STRICT},
876
{ "fldwx",      0x24000000, 0xfc00d380, "cxccx(b),fT", pa11, FLAG_STRICT},
877
{ "fldwx",      0x24000000, 0xfc001380, "cxccx(s,b),fT", pa11, FLAG_STRICT},
878
{ "fldwx",      0x24000000, 0xfc00df80, "cXx(b),fT", pa10, 0},
879
{ "fldwx",      0x24000000, 0xfc001f80, "cXx(s,b),fT", pa10, 0},
880
{ "flddx",      0x2c000000, 0xfc00dfc0, "cXx(b),ft", pa10, FLAG_STRICT},
881
{ "flddx",      0x2c000000, 0xfc001fc0, "cXx(s,b),ft", pa10, FLAG_STRICT},
882
{ "flddx",      0x2c000000, 0xfc00d3c0, "cxccx(b),ft", pa11, FLAG_STRICT},
883
{ "flddx",      0x2c000000, 0xfc0013c0, "cxccx(s,b),ft", pa11, FLAG_STRICT},
884
{ "flddx",      0x2c000000, 0xfc00dfc0, "cXx(b),ft", pa10, 0},
885
{ "flddx",      0x2c000000, 0xfc001fc0, "cXx(s,b),ft", pa10, 0},
886
{ "fstwx",      0x24000200, 0xfc00df80, "cxfT,x(b)", pa10, FLAG_STRICT},
887
{ "fstwx",      0x24000200, 0xfc001f80, "cxfT,x(s,b)", pa10, FLAG_STRICT},
888
{ "fstwx",      0x24000200, 0xfc00d380, "cxcCfT,x(b)", pa11, FLAG_STRICT},
889
{ "fstwx",      0x24000200, 0xfc001380, "cxcCfT,x(s,b)", pa11, FLAG_STRICT},
890
{ "fstwx",      0x24000200, 0xfc00df80, "cxfT,x(b)", pa10, 0},
891
{ "fstwx",      0x24000200, 0xfc001f80, "cxfT,x(s,b)", pa10, 0},
892
{ "fstdx",      0x2c000200, 0xfc00dfc0, "cxft,x(b)", pa10, FLAG_STRICT},
893
{ "fstdx",      0x2c000200, 0xfc001fc0, "cxft,x(s,b)", pa10, FLAG_STRICT},
894
{ "fstdx",      0x2c000200, 0xfc00d3c0, "cxcCft,x(b)", pa11, FLAG_STRICT},
895
{ "fstdx",      0x2c000200, 0xfc0013c0, "cxcCft,x(s,b)", pa11, FLAG_STRICT},
896
{ "fstdx",      0x2c000200, 0xfc00dfc0, "cxft,x(b)", pa10, 0},
897
{ "fstdx",      0x2c000200, 0xfc001fc0, "cxft,x(s,b)", pa10, 0},
898
{ "fstqx",      0x3c000200, 0xfc00dfc0, "cxft,x(b)", pa10, 0},
899
{ "fstqx",      0x3c000200, 0xfc001fc0, "cxft,x(s,b)", pa10, 0},
900
{ "fldws",      0x24001000, 0xfc00df80, "cm5(b),fT", pa10, FLAG_STRICT},
901
{ "fldws",      0x24001000, 0xfc001f80, "cm5(s,b),fT", pa10, FLAG_STRICT},
902
{ "fldws",      0x24001000, 0xfc00d380, "cmcc5(b),fT", pa11, FLAG_STRICT},
903
{ "fldws",      0x24001000, 0xfc001380, "cmcc5(s,b),fT", pa11, FLAG_STRICT},
904
{ "fldws",      0x24001000, 0xfc00df80, "cm5(b),fT", pa10, 0},
905
{ "fldws",      0x24001000, 0xfc001f80, "cm5(s,b),fT", pa10, 0},
906
{ "fldds",      0x2c001000, 0xfc00dfc0, "cm5(b),ft", pa10, FLAG_STRICT},
907
{ "fldds",      0x2c001000, 0xfc001fc0, "cm5(s,b),ft", pa10, FLAG_STRICT},
908
{ "fldds",      0x2c001000, 0xfc00d3c0, "cmcc5(b),ft", pa11, FLAG_STRICT},
909
{ "fldds",      0x2c001000, 0xfc0013c0, "cmcc5(s,b),ft", pa11, FLAG_STRICT},
910
{ "fldds",      0x2c001000, 0xfc00dfc0, "cm5(b),ft", pa10, 0},
911
{ "fldds",      0x2c001000, 0xfc001fc0, "cm5(s,b),ft", pa10, 0},
912
{ "fstws",      0x24001200, 0xfc00df80, "cmfT,5(b)", pa10, FLAG_STRICT},
913
{ "fstws",      0x24001200, 0xfc001f80, "cmfT,5(s,b)", pa10, FLAG_STRICT},
914
{ "fstws",      0x24001200, 0xfc00d380, "cmcCfT,5(b)", pa11, FLAG_STRICT},
915
{ "fstws",      0x24001200, 0xfc001380, "cmcCfT,5(s,b)", pa11, FLAG_STRICT},
916
{ "fstws",      0x24001200, 0xfc00df80, "cmfT,5(b)", pa10, 0},
917
{ "fstws",      0x24001200, 0xfc001f80, "cmfT,5(s,b)", pa10, 0},
918
{ "fstds",      0x2c001200, 0xfc00dfc0, "cmft,5(b)", pa10, FLAG_STRICT},
919
{ "fstds",      0x2c001200, 0xfc001fc0, "cmft,5(s,b)", pa10, FLAG_STRICT},
920
{ "fstds",      0x2c001200, 0xfc00d3c0, "cmcCft,5(b)", pa11, FLAG_STRICT},
921
{ "fstds",      0x2c001200, 0xfc0013c0, "cmcCft,5(s,b)", pa11, FLAG_STRICT},
922
{ "fstds",      0x2c001200, 0xfc00dfc0, "cmft,5(b)", pa10, 0},
923
{ "fstds",      0x2c001200, 0xfc001fc0, "cmft,5(s,b)", pa10, 0},
924
{ "fstqs",      0x3c001200, 0xfc00dfc0, "cmft,5(b)", pa10, 0},
925
{ "fstqs",      0x3c001200, 0xfc001fc0, "cmft,5(s,b)", pa10, 0},
926
{ "fadd",       0x30000600, 0xfc00e7e0, "Ffa,fb,fT", pa10, 0},
927
{ "fadd",       0x38000600, 0xfc00e720, "IfA,fB,fT", pa10, 0},
928
{ "fsub",       0x30002600, 0xfc00e7e0, "Ffa,fb,fT", pa10, 0},
929
{ "fsub",       0x38002600, 0xfc00e720, "IfA,fB,fT", pa10, 0},
930
{ "fmpy",       0x30004600, 0xfc00e7e0, "Ffa,fb,fT", pa10, 0},
931
{ "fmpy",       0x38004600, 0xfc00e720, "IfA,fB,fT", pa10, 0},
932
{ "fdiv",       0x30006600, 0xfc00e7e0, "Ffa,fb,fT", pa10, 0},
933
{ "fdiv",       0x38006600, 0xfc00e720, "IfA,fB,fT", pa10, 0},
934
{ "fsqrt",      0x30008000, 0xfc1fe7e0, "Ffa,fT", pa10, 0},
935
{ "fsqrt",      0x38008000, 0xfc1fe720, "FfA,fT", pa10, 0},
936
{ "fabs",       0x30006000, 0xfc1fe7e0, "Ffa,fT", pa10, 0},
937
{ "fabs",       0x38006000, 0xfc1fe720, "FfA,fT", pa10, 0},
938
{ "frem",       0x30008600, 0xfc00e7e0, "Ffa,fb,fT", pa10, 0},
939
{ "frem",       0x38008600, 0xfc00e720, "FfA,fB,fT", pa10, 0},
940
{ "frnd",       0x3000a000, 0xfc1fe7e0, "Ffa,fT", pa10, 0},
941
{ "frnd",       0x3800a000, 0xfc1fe720, "FfA,fT", pa10, 0},
942
{ "fcpy",       0x30004000, 0xfc1fe7e0, "Ffa,fT", pa10, 0},
943
{ "fcpy",       0x38004000, 0xfc1fe720, "FfA,fT", pa10, 0},
944
{ "fcnvff",     0x30000200, 0xfc1f87e0, "FGfa,fT", pa10, 0},
945
{ "fcnvff",     0x38000200, 0xfc1f8720, "FGfA,fT", pa10, 0},
946
{ "fcnvxf",     0x30008200, 0xfc1f87e0, "FGfa,fT", pa10, 0},
947
{ "fcnvxf",     0x38008200, 0xfc1f8720, "FGfA,fT", pa10, 0},
948
{ "fcnvfx",     0x30010200, 0xfc1f87e0, "FGfa,fT", pa10, 0},
949
{ "fcnvfx",     0x38010200, 0xfc1f8720, "FGfA,fT", pa10, 0},
950
{ "fcnvfxt",    0x30018200, 0xfc1f87e0, "FGfa,fT", pa10, 0},
951
{ "fcnvfxt",    0x38018200, 0xfc1f8720, "FGfA,fT", pa10, 0},
952
{ "fmpyfadd",   0xb8000000, 0xfc000020, "IfA,fB,fC,fT", pa20, FLAG_STRICT},
953
{ "fmpynfadd",  0xb8000020, 0xfc000020, "IfA,fB,fC,fT", pa20, FLAG_STRICT},
954
{ "fneg",       0x3000c000, 0xfc1fe7e0, "Ffa,fT", pa20, FLAG_STRICT},
955
{ "fneg",       0x3800c000, 0xfc1fe720, "IfA,fT", pa20, FLAG_STRICT},
956
{ "fnegabs",    0x3000e000, 0xfc1fe7e0, "Ffa,fT", pa20, FLAG_STRICT},
957
{ "fnegabs",    0x3800e000, 0xfc1fe720, "IfA,fT", pa20, FLAG_STRICT},
958
{ "fcnv",       0x30000200, 0xfc1c0720, "{_fa,fT", pa20, FLAG_STRICT},
959
{ "fcnv",       0x38000200, 0xfc1c0720, "FGfA,fT", pa20, FLAG_STRICT},
960
{ "fcmp",       0x30000400, 0xfc00e7e0, "F?ffa,fb", pa10, FLAG_STRICT},
961
{ "fcmp",       0x38000400, 0xfc00e720, "I?ffA,fB", pa10, FLAG_STRICT},
962
{ "fcmp",       0x30000400, 0xfc0007e0, "F?ffa,fb,h", pa20, FLAG_STRICT},
963
{ "fcmp",       0x38000400, 0xfc000720, "I?ffA,fB,h", pa20, FLAG_STRICT},
964
{ "fcmp",       0x30000400, 0xfc00e7e0, "F?ffa,fb", pa10, 0},
965
{ "fcmp",       0x38000400, 0xfc00e720, "I?ffA,fB", pa10, 0},
966
{ "xmpyu",      0x38004700, 0xfc00e720, "fX,fB,fT", pa11, 0},
967
{ "fmpyadd",    0x18000000, 0xfc000000, "Hfi,fj,fk,fl,fm", pa11, 0},
968
{ "fmpysub",    0x98000000, 0xfc000000, "Hfi,fj,fk,fl,fm", pa11, 0},
969
{ "ftest",      0x30002420, 0xffffffff, "", pa10, FLAG_STRICT},
970
{ "ftest",      0x30002420, 0xffffffe0, ",=", pa20, FLAG_STRICT},
971
{ "ftest",      0x30000420, 0xffff1fff, "m", pa20, FLAG_STRICT},
972
{ "fid",        0x30000000, 0xffffffff, "", pa11, 0},
973
 
974
/* Performance Monitor Instructions.  */
975
 
976
{ "pmdis",      0x30000280, 0xffffffdf, "N", pa20, FLAG_STRICT},
977
{ "pmenb",      0x30000680, 0xffffffff, "", pa20, FLAG_STRICT},
978
 
979
/* Assist Instructions.  */
980
 
981
{ "spop0",      0x10000000, 0xfc000600, "v,ON", pa10, 0},
982
{ "spop1",      0x10000200, 0xfc000600, "v,oNt", pa10, 0},
983
{ "spop2",      0x10000400, 0xfc000600, "v,1Nb", pa10, 0},
984
{ "spop3",      0x10000600, 0xfc000600, "v,0Nx,b", pa10, 0},
985
{ "copr",       0x30000000, 0xfc000000, "u,2N", pa10, 0},
986
{ "cldw",       0x24000000, 0xfc00de00, "ucXx(b),t", pa10, FLAG_STRICT},
987
{ "cldw",       0x24000000, 0xfc001e00, "ucXx(s,b),t", pa10, FLAG_STRICT},
988
{ "cldw",       0x24000000, 0xfc00d200, "ucxccx(b),t", pa11, FLAG_STRICT},
989
{ "cldw",       0x24000000, 0xfc001200, "ucxccx(s,b),t", pa11, FLAG_STRICT},
990
{ "cldw",       0x24001000, 0xfc00d200, "ucocc@(b),t", pa20, FLAG_STRICT},
991
{ "cldw",       0x24001000, 0xfc001200, "ucocc@(s,b),t", pa20, FLAG_STRICT},
992
{ "cldw",       0x24001000, 0xfc00de00, "ucM5(b),t", pa10, FLAG_STRICT},
993
{ "cldw",       0x24001000, 0xfc001e00, "ucM5(s,b),t", pa10, FLAG_STRICT},
994
{ "cldw",       0x24001000, 0xfc00d200, "ucmcc5(b),t", pa11, FLAG_STRICT},
995
{ "cldw",       0x24001000, 0xfc001200, "ucmcc5(s,b),t", pa11, FLAG_STRICT},
996
{ "cldd",       0x2c000000, 0xfc00de00, "ucXx(b),t", pa10, FLAG_STRICT},
997
{ "cldd",       0x2c000000, 0xfc001e00, "ucXx(s,b),t", pa10, FLAG_STRICT},
998
{ "cldd",       0x2c000000, 0xfc00d200, "ucxccx(b),t", pa11, FLAG_STRICT},
999
{ "cldd",       0x2c000000, 0xfc001200, "ucxccx(s,b),t", pa11, FLAG_STRICT},
1000
{ "cldd",       0x2c001000, 0xfc00d200, "ucocc@(b),t", pa20, FLAG_STRICT},
1001
{ "cldd",       0x2c001000, 0xfc001200, "ucocc@(s,b),t", pa20, FLAG_STRICT},
1002
{ "cldd",       0x2c001000, 0xfc00de00, "ucM5(b),t", pa10, FLAG_STRICT},
1003
{ "cldd",       0x2c001000, 0xfc001e00, "ucM5(s,b),t", pa10, FLAG_STRICT},
1004
{ "cldd",       0x2c001000, 0xfc00d200, "ucmcc5(b),t", pa11, FLAG_STRICT},
1005
{ "cldd",       0x2c001000, 0xfc001200, "ucmcc5(s,b),t", pa11, FLAG_STRICT},
1006
{ "cstw",       0x24000200, 0xfc00de00, "ucXt,x(b)", pa10, FLAG_STRICT},
1007
{ "cstw",       0x24000200, 0xfc001e00, "ucXt,x(s,b)", pa10, FLAG_STRICT},
1008
{ "cstw",       0x24000200, 0xfc00d200, "ucxcCt,x(b)", pa11, FLAG_STRICT},
1009
{ "cstw",       0x24000200, 0xfc001200, "ucxcCt,x(s,b)", pa11, FLAG_STRICT},
1010
{ "cstw",       0x24001200, 0xfc00d200, "ucocCt,@(b)", pa20, FLAG_STRICT},
1011
{ "cstw",       0x24001200, 0xfc001200, "ucocCt,@(s,b)", pa20, FLAG_STRICT},
1012
{ "cstw",       0x24001200, 0xfc00de00, "ucMt,5(b)", pa10, FLAG_STRICT},
1013
{ "cstw",       0x24001200, 0xfc001e00, "ucMt,5(s,b)", pa10, FLAG_STRICT},
1014
{ "cstw",       0x24001200, 0xfc00d200, "ucmcCt,5(b)", pa11, FLAG_STRICT},
1015
{ "cstw",       0x24001200, 0xfc001200, "ucmcCt,5(s,b)", pa11, FLAG_STRICT},
1016
{ "cstd",       0x2c000200, 0xfc00de00, "ucXt,x(b)", pa10, FLAG_STRICT},
1017
{ "cstd",       0x2c000200, 0xfc001e00, "ucXt,x(s,b)", pa10, FLAG_STRICT},
1018
{ "cstd",       0x2c000200, 0xfc00d200, "ucxcCt,x(b)", pa11, FLAG_STRICT},
1019
{ "cstd",       0x2c000200, 0xfc001200, "ucxcCt,x(s,b)", pa11, FLAG_STRICT},
1020
{ "cstd",       0x2c001200, 0xfc00d200, "ucocCt,@(b)", pa20, FLAG_STRICT},
1021
{ "cstd",       0x2c001200, 0xfc001200, "ucocCt,@(s,b)", pa20, FLAG_STRICT},
1022
{ "cstd",       0x2c001200, 0xfc00de00, "ucMt,5(b)", pa10, FLAG_STRICT},
1023
{ "cstd",       0x2c001200, 0xfc001e00, "ucMt,5(s,b)", pa10, FLAG_STRICT},
1024
{ "cstd",       0x2c001200, 0xfc00d200, "ucmcCt,5(b)", pa11, FLAG_STRICT},
1025
{ "cstd",       0x2c001200, 0xfc001200, "ucmcCt,5(s,b)", pa11, FLAG_STRICT},
1026
{ "cldwx",      0x24000000, 0xfc00de00, "ucXx(b),t", pa10, FLAG_STRICT},
1027
{ "cldwx",      0x24000000, 0xfc001e00, "ucXx(s,b),t", pa10, FLAG_STRICT},
1028
{ "cldwx",      0x24000000, 0xfc00d200, "ucxccx(b),t", pa11, FLAG_STRICT},
1029
{ "cldwx",      0x24000000, 0xfc001200, "ucxccx(s,b),t", pa11, FLAG_STRICT},
1030
{ "cldwx",      0x24000000, 0xfc00de00, "ucXx(b),t", pa10, 0},
1031
{ "cldwx",      0x24000000, 0xfc001e00, "ucXx(s,b),t", pa10, 0},
1032
{ "clddx",      0x2c000000, 0xfc00de00, "ucXx(b),t", pa10, FLAG_STRICT},
1033
{ "clddx",      0x2c000000, 0xfc001e00, "ucXx(s,b),t", pa10, FLAG_STRICT},
1034
{ "clddx",      0x2c000000, 0xfc00d200, "ucxccx(b),t", pa11, FLAG_STRICT},
1035
{ "clddx",      0x2c000000, 0xfc001200, "ucxccx(s,b),t", pa11, FLAG_STRICT},
1036
{ "clddx",      0x2c000000, 0xfc00de00, "ucXx(b),t", pa10, 0},
1037
{ "clddx",      0x2c000000, 0xfc001e00, "ucXx(s,b),t", pa10, 0},
1038
{ "cstwx",      0x24000200, 0xfc00de00, "ucXt,x(b)", pa10, FLAG_STRICT},
1039
{ "cstwx",      0x24000200, 0xfc001e00, "ucXt,x(s,b)", pa10, FLAG_STRICT},
1040
{ "cstwx",      0x24000200, 0xfc00d200, "ucxcCt,x(b)", pa11, FLAG_STRICT},
1041
{ "cstwx",      0x24000200, 0xfc001200, "ucxcCt,x(s,b)", pa11, FLAG_STRICT},
1042
{ "cstwx",      0x24000200, 0xfc00de00, "ucXt,x(b)", pa10, 0},
1043
{ "cstwx",      0x24000200, 0xfc001e00, "ucXt,x(s,b)", pa10, 0},
1044
{ "cstdx",      0x2c000200, 0xfc00de00, "ucXt,x(b)", pa10, FLAG_STRICT},
1045
{ "cstdx",      0x2c000200, 0xfc001e00, "ucXt,x(s,b)", pa10, FLAG_STRICT},
1046
{ "cstdx",      0x2c000200, 0xfc00d200, "ucxcCt,x(b)", pa11, FLAG_STRICT},
1047
{ "cstdx",      0x2c000200, 0xfc001200, "ucxcCt,x(s,b)", pa11, FLAG_STRICT},
1048
{ "cstdx",      0x2c000200, 0xfc00de00, "ucXt,x(b)", pa10, 0},
1049
{ "cstdx",      0x2c000200, 0xfc001e00, "ucXt,x(s,b)", pa10, 0},
1050
{ "cldws",      0x24001000, 0xfc00de00, "ucM5(b),t", pa10, FLAG_STRICT},
1051
{ "cldws",      0x24001000, 0xfc001e00, "ucM5(s,b),t", pa10, FLAG_STRICT},
1052
{ "cldws",      0x24001000, 0xfc00d200, "ucmcc5(b),t", pa11, FLAG_STRICT},
1053
{ "cldws",      0x24001000, 0xfc001200, "ucmcc5(s,b),t", pa11, FLAG_STRICT},
1054
{ "cldws",      0x24001000, 0xfc00de00, "ucM5(b),t", pa10, 0},
1055
{ "cldws",      0x24001000, 0xfc001e00, "ucM5(s,b),t", pa10, 0},
1056
{ "cldds",      0x2c001000, 0xfc00de00, "ucM5(b),t", pa10, FLAG_STRICT},
1057
{ "cldds",      0x2c001000, 0xfc001e00, "ucM5(s,b),t", pa10, FLAG_STRICT},
1058
{ "cldds",      0x2c001000, 0xfc00d200, "ucmcc5(b),t", pa11, FLAG_STRICT},
1059
{ "cldds",      0x2c001000, 0xfc001200, "ucmcc5(s,b),t", pa11, FLAG_STRICT},
1060
{ "cldds",      0x2c001000, 0xfc00de00, "ucM5(b),t", pa10, 0},
1061
{ "cldds",      0x2c001000, 0xfc001e00, "ucM5(s,b),t", pa10, 0},
1062
{ "cstws",      0x24001200, 0xfc00de00, "ucMt,5(b)", pa10, FLAG_STRICT},
1063
{ "cstws",      0x24001200, 0xfc001e00, "ucMt,5(s,b)", pa10, FLAG_STRICT},
1064
{ "cstws",      0x24001200, 0xfc00d200, "ucmcCt,5(b)", pa11, FLAG_STRICT},
1065
{ "cstws",      0x24001200, 0xfc001200, "ucmcCt,5(s,b)", pa11, FLAG_STRICT},
1066
{ "cstws",      0x24001200, 0xfc00de00, "ucMt,5(b)", pa10, 0},
1067
{ "cstws",      0x24001200, 0xfc001e00, "ucMt,5(s,b)", pa10, 0},
1068
{ "cstds",      0x2c001200, 0xfc00de00, "ucMt,5(b)", pa10, FLAG_STRICT},
1069
{ "cstds",      0x2c001200, 0xfc001e00, "ucMt,5(s,b)", pa10, FLAG_STRICT},
1070
{ "cstds",      0x2c001200, 0xfc00d200, "ucmcCt,5(b)", pa11, FLAG_STRICT},
1071
{ "cstds",      0x2c001200, 0xfc001200, "ucmcCt,5(s,b)", pa11, FLAG_STRICT},
1072
{ "cstds",      0x2c001200, 0xfc00de00, "ucMt,5(b)", pa10, 0},
1073
{ "cstds",      0x2c001200, 0xfc001e00, "ucMt,5(s,b)", pa10, 0},
1074
 
1075
/* More pseudo instructions which must follow the main table.  */
1076
{ "call",       0xe800f000, 0xfc1ffffd, "n(b)", pa20, FLAG_STRICT},
1077
{ "call",       0xe800a000, 0xffe0e000, "nW", pa10, FLAG_STRICT},
1078
{ "ret",        0xe840d000, 0xfffffffd, "n", pa20, FLAG_STRICT},
1079
 
1080
};
1081
 
1082
#define NUMOPCODES ((sizeof pa_opcodes)/(sizeof pa_opcodes[0]))
1083
 
1084
/* SKV 12/18/92. Added some denotations for various operands.  */
1085
 
1086
#define PA_IMM11_AT_31 'i'
1087
#define PA_IMM14_AT_31 'j'
1088
#define PA_IMM21_AT_31 'k'
1089
#define PA_DISP12 'w'
1090
#define PA_DISP17 'W'
1091
 
1092
#define N_HPPA_OPERAND_FORMATS 5

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.