OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [gnu-stable/] [gdb-7.2/] [sim/] [testsuite/] [d10v-elf/] [t-rdt.s] - Blame information for rev 866

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 330 jeremybenn
.include "t-macros.i"
2
 
3
        start
4
 
5
        PSW_BITS = PSW_C|PSW_F0|PSW_F1
6
 
7
        ldi     r6, #success@word
8
        mvtc    r6, dpc
9
        ldi     r6, #PSW_BITS
10
        mvtc    r6, dpsw
11
 
12
test_rdt:
13
        RTD
14
        exit47
15
 
16
success:
17
        checkpsw2 1 PSW_BITS
18
        exit0

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.