OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [gnu-stable/] [gdb-7.2/] [sim/] [testsuite/] [sim/] [m32r/] [remu.cgs] - Blame information for rev 330

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 330 jeremybenn
# m32r testcase for remu $dr,$sr
2
# mach(): m32r m32rx
3
 
4
        .include "testutils.inc"
5
 
6
        start
7
 
8
        .global remu
9
remu:
10
        mvi_h_gr r4, 17
11
        mvi_h_gr r5, 7
12
 
13
        remu r4, r5
14
 
15
        test_h_gr r4, 3
16
 
17
        mvi_h_gr r4, -17
18
 
19
        remu r4, r5
20
 
21
        test_h_gr r4, 1
22
 
23
        pass

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.