OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [or1200/] [lint/] [bin/] [run_lint] - Blame information for rev 164

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 10 unneback
#!/bin/sh
2
nLint \
3
../../rtl/verilog/or1200_alu.v \
4
../../rtl/verilog/or1200_amultp2_32x32.v \
5
../../rtl/verilog/or1200_cfgr.v \
6
../../rtl/verilog/or1200_cpu.v \
7
../../rtl/verilog/or1200_ctrl.v \
8
../../rtl/verilog/or1200_dc_fsm.v \
9
../../rtl/verilog/or1200_dc_ram.v \
10
../../rtl/verilog/or1200_dc_tag.v \
11
../../rtl/verilog/or1200_dc_top.v \
12
../../rtl/verilog/or1200_defines.v \
13
../../rtl/verilog/or1200_dmmu_tlb.v \
14
../../rtl/verilog/or1200_dmmu_top.v \
15
../../rtl/verilog/or1200_dpram_32x32.v \
16
../../rtl/verilog/or1200_du.v \
17
../../rtl/verilog/or1200_except.v \
18
../../rtl/verilog/or1200_freeze.v \
19
../../rtl/verilog/or1200_genpc.v \
20
../../rtl/verilog/or1200_gmultp2_32x32.v \
21
../../rtl/verilog/or1200_ic_fsm.v \
22
../../rtl/verilog/or1200_ic_ram.v \
23
../../rtl/verilog/or1200_ic_tag.v \
24
../../rtl/verilog/or1200_ic_top.v \
25
../../rtl/verilog/or1200_if.v \
26
../../rtl/verilog/or1200_immu_tlb.v \
27
../../rtl/verilog/or1200_immu_top.v \
28
../../rtl/verilog/or1200_lsu.v \
29
../../rtl/verilog/or1200_mem2reg.v \
30
../../rtl/verilog/or1200_mult_mac.v \
31
../../rtl/verilog/or1200_operandmuxes.v \
32
../../rtl/verilog/or1200_pic.v \
33
../../rtl/verilog/or1200_pm.v \
34
../../rtl/verilog/or1200_reg2mem.v \
35
../../rtl/verilog/or1200_rf.v \
36
../../rtl/verilog/or1200_rfram_generic.v \
37
../../rtl/verilog/or1200_sb.v \
38
../../rtl/verilog/or1200_sb_fifo.v \
39
../../rtl/verilog/or1200_spram_1024x32.v \
40
../../rtl/verilog/or1200_spram_1024x8.v \
41
../../rtl/verilog/or1200_spram_2048x32.v \
42
../../rtl/verilog/or1200_spram_2048x8.v \
43
../../rtl/verilog/or1200_spram_256x21.v \
44
../../rtl/verilog/or1200_spram_512x20.v \
45
../../rtl/verilog/or1200_spram_64x14.v \
46
../../rtl/verilog/or1200_spram_64x22.v \
47
../../rtl/verilog/or1200_spram_64x24.v \
48
../../rtl/verilog/or1200_sprs.v \
49
../../rtl/verilog/or1200_top.v \
50
../../rtl/verilog/or1200_tpram_32x32.v \
51
../../rtl/verilog/or1200_tt.v \
52
../../rtl/verilog/or1200_wb_biu.v \
53
../../rtl/verilog/or1200_wbmux.v \
54
../../rtl/verilog/or1200_xcv_ram32x8d.v > ../log/nlint.log && \
55
mv nLintLog ../log &

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.