OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [or1200/] [rtl/] [verilog/] [or1200_dc_ram.v] - Blame information for rev 27

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 10 unneback
 
2
//////////////////////////////////////////////////////////////////////
3
////                                                              ////
4
////  OR1200's DC RAMs                                            ////
5
////                                                              ////
6
////  This file is part of the OpenRISC 1200 project              ////
7
////  http://www.opencores.org/cores/or1k/                        ////
8
////                                                              ////
9
////  Description                                                 ////
10
////  Instatiation of DC RAM blocks.                              ////
11
////                                                              ////
12
////  To Do:                                                      ////
13
////   - make it smaller and faster                               ////
14
////                                                              ////
15
////  Author(s):                                                  ////
16
////      - Damjan Lampret, lampret@opencores.org                 ////
17
////                                                              ////
18
//////////////////////////////////////////////////////////////////////
19
////                                                              ////
20
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
21
////                                                              ////
22
//// This source file may be used and distributed without         ////
23
//// restriction provided that this copyright statement is not    ////
24
//// removed from the file and that any derivative work contains  ////
25
//// the original copyright notice and the associated disclaimer. ////
26
////                                                              ////
27
//// This source file is free software; you can redistribute it   ////
28
//// and/or modify it under the terms of the GNU Lesser General   ////
29
//// Public License as published by the Free Software Foundation; ////
30
//// either version 2.1 of the License, or (at your option) any   ////
31
//// later version.                                               ////
32
////                                                              ////
33
//// This source is distributed in the hope that it will be       ////
34
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
35
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
36
//// PURPOSE.  See the GNU Lesser General Public License for more ////
37
//// details.                                                     ////
38
////                                                              ////
39
//// You should have received a copy of the GNU Lesser General    ////
40
//// Public License along with this source; if not, download it   ////
41
//// from http://www.opencores.org/lgpl.shtml                     ////
42
////                                                              ////
43
//////////////////////////////////////////////////////////////////////
44
//
45
// CVS Revision History
46
//
47
// $Log: not supported by cvs2svn $
48
// Revision 1.5  2004/04/05 08:29:57  lampret
49
// Merged branch_qmem into main tree.
50
//
51
// Revision 1.2.4.2  2003/12/10 15:28:28  simons
52
// Support for ram with byte selects added.
53
//
54
// Revision 1.2.4.1  2003/12/09 11:46:48  simons
55
// Mbist nameing changed, Artisan ram instance signal names fixed, some synthesis waning fixed.
56
//
57
// Revision 1.2  2002/10/17 20:04:40  lampret
58
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
59
//
60
// Revision 1.1  2002/01/03 08:16:15  lampret
61
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
62
//
63
// Revision 1.8  2001/10/21 17:57:16  lampret
64
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
65
//
66
// Revision 1.7  2001/10/14 13:12:09  lampret
67
// MP3 version.
68
//
69
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
70
// no message
71
//
72
// Revision 1.2  2001/08/09 13:39:33  lampret
73
// Major clean-up.
74
//
75
// Revision 1.1  2001/07/20 00:46:03  lampret
76
// Development version of RTL. Libraries are missing.
77
//
78
//
79
 
80
// synopsys translate_off
81
`include "timescale.v"
82
// synopsys translate_on
83
`include "or1200_defines.v"
84
 
85
module or1200_dc_ram(
86
        // Reset and clock
87
        clk, rst,
88
 
89
`ifdef OR1200_BIST
90
        // RAM BIST
91
        mbist_si_i, mbist_so_o, mbist_ctrl_i,
92
`endif
93
 
94
        // Internal i/f
95
        addr, en, we, datain, dataout
96
);
97
 
98
parameter dw = `OR1200_OPERAND_WIDTH;
99
parameter aw = `OR1200_DCINDX;
100
 
101
//
102
// I/O
103
//
104
input                           clk;
105
input                           rst;
106
input   [aw-1:0]         addr;
107
input                           en;
108
input   [3:0]                    we;
109
input   [dw-1:0]         datain;
110
output  [dw-1:0]         dataout;
111
 
112
`ifdef OR1200_BIST
113
//
114
// RAM BIST
115
//
116
input                           mbist_si_i;
117
input [`OR1200_MBIST_CTRL_WIDTH - 1:0] mbist_ctrl_i;       // bist chain shift control
118
output                          mbist_so_o;
119
`endif
120
 
121
`ifdef OR1200_NO_DC
122
 
123
//
124
// Data cache not implemented
125
//
126
assign dataout = {dw{1'b0}};
127
`ifdef OR1200_BIST
128
assign mbist_so_o = mbist_si_i;
129
`endif
130
 
131
`else
132
 
133
//
134
// Instantiation of RAM block
135
//
136
`ifdef OR1200_DC_1W_4KB
137
or1200_spram_1024x32_bw dc_ram(
138
`endif
139
`ifdef OR1200_DC_1W_8KB
140
or1200_spram_2048x32_bw dc_ram(
141
`endif
142
`ifdef OR1200_BIST
143
        // RAM BIST
144
        .mbist_si_i(mbist_si_i),
145
        .mbist_so_o(mbist_so_o),
146
        .mbist_ctrl_i(mbist_ctrl_i),
147
`endif
148
        .clk(clk),
149
        .rst(rst),
150
        .ce(en),
151
        .we(we),
152
        .oe(1'b1),
153
        .addr(addr),
154
        .di(datain),
155
        .doq(dataout)
156
);
157
`endif
158
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.