OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [or1200/] [rtl/] [verilog/] [or1200_pic.v] - Blame information for rev 118

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 10 unneback
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's Programmable Interrupt Controller                  ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  PIC according to OR1K architectural specification.          ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   None                                                       ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47
// Revision 1.3  2002/03/29 15:16:56  lampret
48
// Some of the warnings fixed.
49
//
50
// Revision 1.2  2002/01/18 07:56:00  lampret
51
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
52
//
53
// Revision 1.1  2002/01/03 08:16:15  lampret
54
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
55
//
56
// Revision 1.8  2001/10/21 17:57:16  lampret
57
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
58
//
59
// Revision 1.7  2001/10/14 13:12:10  lampret
60
// MP3 version.
61
//
62
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
63
// no message
64
//
65
// Revision 1.2  2001/08/09 13:39:33  lampret
66
// Major clean-up.
67
//
68
// Revision 1.1  2001/07/20 00:46:21  lampret
69
// Development version of RTL. Libraries are missing.
70
//
71
//
72
 
73
// synopsys translate_off
74
`include "timescale.v"
75
// synopsys translate_on
76
`include "or1200_defines.v"
77
 
78
module or1200_pic(
79
        // RISC Internal Interface
80
        clk, rst, spr_cs, spr_write, spr_addr, spr_dat_i, spr_dat_o,
81
        pic_wakeup, intr,
82
 
83
        // PIC Interface
84
        pic_int
85
);
86
 
87
//
88
// RISC Internal Interface
89
//
90
input           clk;            // Clock
91
input           rst;            // Reset
92
input           spr_cs;         // SPR CS
93
input           spr_write;      // SPR Write
94
input   [31:0]   spr_addr;       // SPR Address
95
input   [31:0]   spr_dat_i;      // SPR Write Data
96
output  [31:0]   spr_dat_o;      // SPR Read Data
97
output          pic_wakeup;     // Wakeup to the PM
98
output          intr;           // interrupt
99
                                // exception request
100
 
101
//
102
// PIC Interface
103
//
104
input   [`OR1200_PIC_INTS-1:0]   pic_int;// Interrupt inputs
105
 
106
`ifdef OR1200_PIC_IMPLEMENTED
107
 
108
//
109
// PIC Mask Register bits (or no register)
110
//
111
`ifdef OR1200_PIC_PICMR
112
reg     [`OR1200_PIC_INTS-1:2]  picmr;  // PICMR bits
113
`else
114
wire    [`OR1200_PIC_INTS-1:2]  picmr;  // No PICMR register
115
`endif
116
 
117
//
118
// PIC Status Register bits (or no register)
119
//
120
`ifdef OR1200_PIC_PICSR
121
reg     [`OR1200_PIC_INTS-1:0]   picsr;  // PICSR bits
122
`else
123
wire    [`OR1200_PIC_INTS-1:0]   picsr;  // No PICSR register
124
`endif
125
 
126
//
127
// Internal wires & regs
128
//
129
wire            picmr_sel;      // PICMR select
130
wire            picsr_sel;      // PICSR select
131
wire    [`OR1200_PIC_INTS-1:0] um_ints;// Unmasked interrupts
132
reg     [31:0]   spr_dat_o;      // SPR data out
133
 
134
//
135
// PIC registers address decoder
136
//
137
assign picmr_sel = (spr_cs && (spr_addr[`OR1200_PICOFS_BITS] == `OR1200_PIC_OFS_PICMR)) ? 1'b1 : 1'b0;
138
assign picsr_sel = (spr_cs && (spr_addr[`OR1200_PICOFS_BITS] == `OR1200_PIC_OFS_PICSR)) ? 1'b1 : 1'b0;
139
 
140
//
141
// Write to PICMR
142
//
143
`ifdef OR1200_PIC_PICMR
144
always @(posedge clk or posedge rst)
145
        if (rst)
146
                picmr <= {1'b1, {`OR1200_PIC_INTS-3{1'b0}}};
147
        else if (picmr_sel && spr_write) begin
148
                picmr <= #1 spr_dat_i[`OR1200_PIC_INTS-1:2];
149
        end
150
`else
151
assign picmr = (`OR1200_PIC_INTS)'b1;
152
`endif
153
 
154
//
155
// Write to PICSR, both CPU and external ints
156
//
157
`ifdef OR1200_PIC_PICSR
158
always @(posedge clk or posedge rst)
159
        if (rst)
160
                picsr <= {`OR1200_PIC_INTS{1'b0}};
161
        else if (picsr_sel && spr_write) begin
162
                picsr <= #1 spr_dat_i[`OR1200_PIC_INTS-1:0] | um_ints;
163
        end else
164
                picsr <= #1 picsr | um_ints;
165
`else
166
assign picsr = pic_int;
167
`endif
168
 
169
//
170
// Read PIC registers
171
//
172
always @(spr_addr or picmr or picsr)
173
        case (spr_addr[`OR1200_PICOFS_BITS])    // synopsys parallel_case
174
`ifdef OR1200_PIC_READREGS
175
                `OR1200_PIC_OFS_PICMR: begin
176
                                        spr_dat_o[`OR1200_PIC_INTS-1:0] = {picmr, 2'b0};
177
`ifdef OR1200_PIC_UNUSED_ZERO
178
                                        spr_dat_o[31:`OR1200_PIC_INTS] = {32-`OR1200_PIC_INTS{1'b0}};
179
`endif
180
                                end
181
`endif
182
                default: begin
183
                                spr_dat_o[`OR1200_PIC_INTS-1:0] = picsr;
184
`ifdef OR1200_PIC_UNUSED_ZERO
185
                                spr_dat_o[31:`OR1200_PIC_INTS] = {32-`OR1200_PIC_INTS{1'b0}};
186
`endif
187
                        end
188
        endcase
189
 
190
//
191
// Unmasked interrupts
192
//
193
assign um_ints = pic_int & {picmr, 2'b11};
194
 
195
//
196
// Generate intr
197
//
198
assign intr = |um_ints;
199
 
200
//
201
// Assert pic_wakeup when intr is asserted
202
//
203
assign pic_wakeup = intr;
204
 
205
`else
206
 
207
//
208
// When PIC is not implemented, drive all outputs as would when PIC is disabled
209
//
210
assign intr = pic_int[1] | pic_int[0];
211
assign pic_wakeup= intr;
212
 
213
//
214
// Read PIC registers
215
//
216
`ifdef OR1200_PIC_READREGS
217
assign spr_dat_o[`OR1200_PIC_INTS-1:0] = `OR1200_PIC_INTS'b0;
218
`ifdef OR1200_PIC_UNUSED_ZERO
219
assign spr_dat_o[31:`OR1200_PIC_INTS] = 32-`OR1200_PIC_INTS'b0;
220
`endif
221
`endif
222
 
223
`endif
224
 
225
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.