OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [or1200/] [rtl/] [verilog/] [or1200_sb_fifo.v] - Blame information for rev 39

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 10 unneback
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's Store Buffer FIFO                                  ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Implementation of store buffer FIFO.                        ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - N/A                                                      ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2002 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47
// Revision 1.2  2002/08/22 02:18:55  lampret
48
// Store buffer has been tested and it works. BY default it is still disabled until uClinux confirms correct operation on FPGA board.
49
//
50
// Revision 1.1  2002/08/18 19:53:08  lampret
51
// Added store buffer.
52
//
53
//
54
 
55
// synopsys translate_off
56
`include "timescale.v"
57
// synopsys translate_on
58
`include "or1200_defines.v"
59
 
60
module or1200_sb_fifo(
61
        clk_i, rst_i, dat_i, wr_i, rd_i, dat_o, full_o, empty_o
62
);
63
 
64
parameter dw = 68;
65
parameter fw = `OR1200_SB_LOG;
66
parameter fl = `OR1200_SB_ENTRIES;
67
 
68
//
69
// FIFO signals
70
//
71
input                   clk_i;  // Clock
72
input                   rst_i;  // Reset
73
input   [dw-1:0] dat_i;  // Input data bus
74
input                   wr_i;   // Write request
75
input                   rd_i;   // Read request
76
output [dw-1:0]  dat_o;  // Output data bus
77
output                  full_o; // FIFO full
78
output                  empty_o;// FIFO empty
79
 
80
//
81
// Internal regs
82
//
83
reg     [dw-1:0] mem [fl-1:0];
84
reg     [dw-1:0] dat_o;
85
reg     [fw+1:0] cntr;
86
reg     [fw-1:0] wr_pntr;
87
reg     [fw-1:0] rd_pntr;
88
reg                     empty_o;
89
reg                     full_o;
90
 
91
always @(posedge clk_i or posedge rst_i)
92
        if (rst_i) begin
93
                full_o <= #1 1'b0;
94
                empty_o <= #1 1'b1;
95
                wr_pntr <= #1 {fw{1'b0}};
96
                rd_pntr <= #1 {fw{1'b0}};
97
                cntr <= #1 {fw+2{1'b0}};
98
                dat_o <= #1 {dw{1'b0}};
99
        end
100
        else if (wr_i && rd_i) begin            // FIFO Read and Write
101
                mem[wr_pntr] <= #1 dat_i;
102
                if (wr_pntr >= fl-1)
103
                        wr_pntr <= #1 {fw{1'b0}};
104
                else
105
                        wr_pntr <= #1 wr_pntr + 1'b1;
106
                if (empty_o) begin
107
                        dat_o <= #1 dat_i;
108
                end
109
                else begin
110
                        dat_o <= #1 mem[rd_pntr];
111
                end
112
                if (rd_pntr >= fl-1)
113
                        rd_pntr <= #1 {fw{1'b0}};
114
                else
115
                        rd_pntr <= #1 rd_pntr + 1'b1;
116
        end
117
        else if (wr_i && !full_o) begin         // FIFO Write
118
                mem[wr_pntr] <= #1 dat_i;
119
                cntr <= #1 cntr + 1'b1;
120
                empty_o <= #1 1'b0;
121
                if (cntr >= (fl-1)) begin
122
                        full_o <= #1 1'b1;
123
                        cntr <= #1 fl;
124
                end
125
                if (wr_pntr >= fl-1)
126
                        wr_pntr <= #1 {fw{1'b0}};
127
                else
128
                        wr_pntr <= #1 wr_pntr + 1'b1;
129
        end
130
        else if (rd_i && !empty_o) begin        // FIFO Read
131
                dat_o <= #1 mem[rd_pntr];
132
                cntr <= #1 cntr - 1'b1;
133
                full_o <= #1 1'b0;
134
                if (cntr <= 1) begin
135
                        empty_o <= #1 1'b1;
136
                        cntr <= #1 {fw+2{1'b0}};
137
                end
138
                if (rd_pntr >= fl-1)
139
                        rd_pntr <= #1 {fw{1'b0}};
140
                else
141
                        rd_pntr <= #1 rd_pntr + 1'b1;
142
        end
143
 
144
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.