OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [or1ksim/] [NEWS] - Blame information for rev 121

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 85 jeremybenn
              Or1ksim: The OpenRISC 1000 Architectural Simulator
2
              ==================================================
3
 
4
 
5 107 jeremybenn
New in top of tree
6
==================
7
 
8
No new features are provided, pending full release of 0.4.0.
9
 
10
The following bugs are fixed.
11
* Bug 1770: l.div does not set carry or give correct exception.
12 114 jeremybenn
* Bug 1771: l.add* do not correctly set the overflow flag.
13 115 jeremybenn
* Bug 1772: l.fl1 not implemented.
14 116 jeremybenn
* Bug 1773: l.maci not correctly implemented.
15 118 jeremybenn
* Bug 1774: l.mulu not implemented.
16 121 jeremybenn
* Bug 1775: l.jalr and l.jr don't trigger alignment exceptions.
17 114 jeremybenn
* Bug 1776: l.addic is not implemented.
18 107 jeremybenn
 
19
The following bugs are either cannot be reproduced or will not be fixed.
20
 
21
The following bugs are outstanding
22 114 jeremybenn
* Bug 1758: Memory controller issues. Workaround in the user guide.
23 107 jeremybenn
 
24
 
25 104 jeremybenn
New in release 0.4.0rc1
26
=======================
27 85 jeremybenn
 
28 86 jeremybenn
The following new features are provided.
29 85 jeremybenn
* testbench now renamed testsuite and fully integrated using DejaGNU.
30
  "make check" now works correctly if the OpenRISC toolchain is installed.
31 86 jeremybenn
* New configuration flag --enable-all-tests to enable building of incomplete
32
  tests with "make check".
33 104 jeremybenn
* The library offers an interface via modelled JTAG
34
* Single precision floating point is available.
35 85 jeremybenn
 
36 86 jeremybenn
The user guide is updated.
37
 
38
The following feature requests have been accepted.
39 104 jeremybenn
* Feature  413: ORFPX32 single precision floating point now supported.
40 85 jeremybenn
* Feature  469: Icache tags now intialized as invalid.
41
* Feature 1673: Or1ksim now builds on Mac OS X.
42
* Feature 1678: download, patch and build dirs removed from SVN.
43
 
44 86 jeremybenn
The following feature requests have been rejected.
45 85 jeremybenn
* Feature  399: Writeable SR_LEE bit will not be provided.
46
* Feature  409: Separate ELF loader library already exists in binutils.
47
* Feature  586: Ignoring HW breakpoints is already possible.
48
 
49 89 jeremybenn
The following bugs are fixed.
50
* Bug  534: Test suite fixed (see above).
51
* Bug 1710: mprofile now handles mode args correctly.
52
* Bug 1723: PS2 keyboard error message clearer if RX file won't open.
53 104 jeremybenn
* Bug 1733: Or1ksim now accepts ELF image when working through RSP.
54
* Bug 1767: l.lws is not recognized as an opcode.
55 85 jeremybenn
 
56 89 jeremybenn
The following bugs are either cannot be reproduced or will not be fixed.
57
 
58 104 jeremybenn
The following bugs are outstanding
59
* Bug 1758: Memory controller issues. Workaround in the user guide.
60 89 jeremybenn
 
61 104 jeremybenn
 
62 19 jeremybenn
New in release 0.3.0
63 85 jeremybenn
====================
64
 
65 19 jeremybenn
* No new features or bugs. This is the full release based on rc3.
66
 
67
New in release 0.3.0rc3
68 85 jeremybenn
=======================
69
 
70 19 jeremybenn
* Bug 376 fixed: 32 interrupts now supported
71
* Bug 377 fixed: Level triggered interrupts now work correctly
72
* Bug 378 fixed: xterm UART now works with RSP
73
* Bug 379 fixed: RSP performance improved
74
* Bug 380 fixed: GDB 6.8 stepi now works through Or1ksim JTAG interface
75
* Bug 398 fixed: Lack of support for LEE bit in SR documented
76
* Bug 415 fixed: NPC behavior on writing optionally matches real HW
77
* Bug 418 fixed: All library up calls are host-endian
78
 
79
* Feature 395 added: Boot from 0xf0000000 now enabled.
80
* Feature 408 added: Image file may be NULL for or1ksim_init.
81
* Feature 410 added: RSP now clears sigval on unstalling the processor.
82
* Feature 417 added: Or1ksim prints out its version on startup.
83
 
84
New in release 0.3.0rc2
85 85 jeremybenn
=======================
86
 
87 19 jeremybenn
* A number of bug fixes
88
* Updates to user guide
89
 
90
New in release 0.3.0rc1
91 85 jeremybenn
=======================
92
 
93 19 jeremybenn
* Numerous bug fixes (see the OpenRISC tracker and the ChangeLog file)
94
* User Guide
95
* Consistent coding style and file naming throughout
96
* Support for external SystemC models
97
 
98 85 jeremybenn
New in release 1.9 (old style numbering)
99
========================================
100 19 jeremybenn
 
101
* support for binary COFF
102
* generation of verilog memory models (used when you want to run simulation
103
of OpenRISC processor cores)
104
 
105 85 jeremybenn
New in release 1.2 (old style numbering)
106
========================================
107 19 jeremybenn
 
108
* support for OR16 ISA
109
 
110 85 jeremybenn
New in release 1.1 (old style numbering)
111
========================================
112 19 jeremybenn
 
113
 * First release

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.