OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [or1ksim/] [NEWS] - Blame information for rev 86

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 85 jeremybenn
              Or1ksim: The OpenRISC 1000 Architectural Simulator
2
              ==================================================
3
 
4
 
5
New in top of tree
6
==================
7
 
8 86 jeremybenn
The following new features are provided.
9 85 jeremybenn
* testbench now renamed testsuite and fully integrated using DejaGNU.
10
  "make check" now works correctly if the OpenRISC toolchain is installed.
11 86 jeremybenn
* New configuration flag --enable-all-tests to enable building of incomplete
12
  tests with "make check".
13 85 jeremybenn
 
14 86 jeremybenn
The user guide is updated.
15
 
16
The following feature requests have been accepted.
17 85 jeremybenn
* Feature  469: Icache tags now intialized as invalid.
18
* Feature 1673: Or1ksim now builds on Mac OS X.
19
* Feature 1678: download, patch and build dirs removed from SVN.
20
 
21 86 jeremybenn
The following feature requests have been rejected.
22 85 jeremybenn
* Feature  399: Writeable SR_LEE bit will not be provided.
23
* Feature  409: Separate ELF loader library already exists in binutils.
24
* Feature  586: Ignoring HW breakpoints is already possible.
25
 
26
The following bugs are fixed:
27
* Bug 1773: Or1ksim now accepts ELF image when working through RSP.
28 86 jeremybenn
* Bug 1723: PS2 keyboard error message clearer if RX file won't open.
29 85 jeremybenn
 
30 19 jeremybenn
New in release 0.3.0
31 85 jeremybenn
====================
32
 
33 19 jeremybenn
* No new features or bugs. This is the full release based on rc3.
34
 
35
New in release 0.3.0rc3
36 85 jeremybenn
=======================
37
 
38 19 jeremybenn
* Bug 376 fixed: 32 interrupts now supported
39
* Bug 377 fixed: Level triggered interrupts now work correctly
40
* Bug 378 fixed: xterm UART now works with RSP
41
* Bug 379 fixed: RSP performance improved
42
* Bug 380 fixed: GDB 6.8 stepi now works through Or1ksim JTAG interface
43
* Bug 398 fixed: Lack of support for LEE bit in SR documented
44
* Bug 415 fixed: NPC behavior on writing optionally matches real HW
45
* Bug 418 fixed: All library up calls are host-endian
46
 
47
* Feature 395 added: Boot from 0xf0000000 now enabled.
48
* Feature 408 added: Image file may be NULL for or1ksim_init.
49
* Feature 410 added: RSP now clears sigval on unstalling the processor.
50
* Feature 417 added: Or1ksim prints out its version on startup.
51
 
52
New in release 0.3.0rc2
53 85 jeremybenn
=======================
54
 
55 19 jeremybenn
* A number of bug fixes
56
* Updates to user guide
57
 
58
New in release 0.3.0rc1
59 85 jeremybenn
=======================
60
 
61 19 jeremybenn
* Numerous bug fixes (see the OpenRISC tracker and the ChangeLog file)
62
* User Guide
63
* Consistent coding style and file naming throughout
64
* Support for external SystemC models
65
 
66 85 jeremybenn
New in release 1.9 (old style numbering)
67
========================================
68 19 jeremybenn
 
69
* support for binary COFF
70
* generation of verilog memory models (used when you want to run simulation
71
of OpenRISC processor cores)
72
 
73 85 jeremybenn
New in release 1.2 (old style numbering)
74
========================================
75 19 jeremybenn
 
76
* support for OR16 ISA
77
 
78 85 jeremybenn
New in release 1.1 (old style numbering)
79
========================================
80 19 jeremybenn
 
81
 * First release

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.