| 1 |
19 |
jeremybenn |
/* spr-defs.h -- Defines OR1K architecture specific special-purpose registers
|
| 2 |
|
|
|
| 3 |
|
|
Copyright (C) 1999 Damjan Lampret, lampret@opencores.org
|
| 4 |
|
|
Copyright (C) 2008 Embecosm Limited
|
| 5 |
|
|
|
| 6 |
|
|
Contributor Jeremy Bennett <jeremy.bennett@embecosm.com>
|
| 7 |
|
|
|
| 8 |
|
|
This file is part of OpenRISC 1000 Architectural Simulator.
|
| 9 |
|
|
|
| 10 |
|
|
This program is free software; you can redistribute it and/or modify it
|
| 11 |
|
|
under the terms of the GNU General Public License as published by the Free
|
| 12 |
|
|
Software Foundation; either version 3 of the License, or (at your option)
|
| 13 |
|
|
any later version.
|
| 14 |
|
|
|
| 15 |
|
|
This program is distributed in the hope that it will be useful, but WITHOUT
|
| 16 |
|
|
ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
| 17 |
|
|
FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
| 18 |
|
|
more details.
|
| 19 |
|
|
|
| 20 |
|
|
You should have received a copy of the GNU General Public License along
|
| 21 |
|
|
with this program. If not, see <http://www.gnu.org/licenses/>. */
|
| 22 |
|
|
|
| 23 |
|
|
/* This program is commented throughout in a fashion suitable for processing
|
| 24 |
|
|
with Doxygen. */
|
| 25 |
|
|
|
| 26 |
|
|
|
| 27 |
|
|
#ifndef SPR_DEFS__H
|
| 28 |
|
|
#define SPR_DEFS__H
|
| 29 |
|
|
|
| 30 |
|
|
/* Definition of special-purpose registers (SPRs). */
|
| 31 |
|
|
|
| 32 |
|
|
#define MAX_GRPS (32)
|
| 33 |
|
|
#define MAX_SPRS_PER_GRP_BITS (11)
|
| 34 |
|
|
#define MAX_SPRS_PER_GRP (1 << MAX_SPRS_PER_GRP_BITS)
|
| 35 |
|
|
#define MAX_SPRS (0x10000)
|
| 36 |
|
|
|
| 37 |
|
|
/* Base addresses for the groups */
|
| 38 |
|
|
#define SPRGROUP_SYS (0<< MAX_SPRS_PER_GRP_BITS)
|
| 39 |
|
|
#define SPRGROUP_DMMU (1<< MAX_SPRS_PER_GRP_BITS)
|
| 40 |
|
|
#define SPRGROUP_IMMU (2<< MAX_SPRS_PER_GRP_BITS)
|
| 41 |
|
|
#define SPRGROUP_DC (3<< MAX_SPRS_PER_GRP_BITS)
|
| 42 |
|
|
#define SPRGROUP_IC (4<< MAX_SPRS_PER_GRP_BITS)
|
| 43 |
|
|
#define SPRGROUP_MAC (5<< MAX_SPRS_PER_GRP_BITS)
|
| 44 |
|
|
#define SPRGROUP_D (6<< MAX_SPRS_PER_GRP_BITS)
|
| 45 |
|
|
#define SPRGROUP_PC (7<< MAX_SPRS_PER_GRP_BITS)
|
| 46 |
|
|
#define SPRGROUP_PM (8<< MAX_SPRS_PER_GRP_BITS)
|
| 47 |
|
|
#define SPRGROUP_PIC (9<< MAX_SPRS_PER_GRP_BITS)
|
| 48 |
|
|
#define SPRGROUP_TT (10<< MAX_SPRS_PER_GRP_BITS)
|
| 49 |
|
|
|
| 50 |
|
|
/* System control and status group */
|
| 51 |
|
|
#define SPR_VR (SPRGROUP_SYS + 0)
|
| 52 |
|
|
#define SPR_UPR (SPRGROUP_SYS + 1)
|
| 53 |
|
|
#define SPR_CPUCFGR (SPRGROUP_SYS + 2)
|
| 54 |
|
|
#define SPR_DMMUCFGR (SPRGROUP_SYS + 3)
|
| 55 |
|
|
#define SPR_IMMUCFGR (SPRGROUP_SYS + 4)
|
| 56 |
|
|
#define SPR_DCCFGR (SPRGROUP_SYS + 5)
|
| 57 |
|
|
#define SPR_ICCFGR (SPRGROUP_SYS + 6)
|
| 58 |
|
|
#define SPR_DCFGR (SPRGROUP_SYS + 7)
|
| 59 |
|
|
#define SPR_PCCFGR (SPRGROUP_SYS + 8)
|
| 60 |
|
|
#define SPR_NPC (SPRGROUP_SYS + 16) /* CZ 21/06/01 */
|
| 61 |
|
|
#define SPR_SR (SPRGROUP_SYS + 17) /* CZ 21/06/01 */
|
| 62 |
|
|
#define SPR_PPC (SPRGROUP_SYS + 18) /* CZ 21/06/01 */
|
| 63 |
|
|
#define SPR_EPCR_BASE (SPRGROUP_SYS + 32) /* CZ 21/06/01 */
|
| 64 |
|
|
#define SPR_EPCR_LAST (SPRGROUP_SYS + 47) /* CZ 21/06/01 */
|
| 65 |
|
|
#define SPR_EEAR_BASE (SPRGROUP_SYS + 48)
|
| 66 |
|
|
#define SPR_EEAR_LAST (SPRGROUP_SYS + 63)
|
| 67 |
|
|
#define SPR_ESR_BASE (SPRGROUP_SYS + 64)
|
| 68 |
|
|
#define SPR_ESR_LAST (SPRGROUP_SYS + 79)
|
| 69 |
|
|
|
| 70 |
|
|
/* Data MMU group */
|
| 71 |
|
|
#define SPR_DMMUCR (SPRGROUP_DMMU + 0)
|
| 72 |
|
|
#define SPR_DTLBMR_BASE(WAY) (SPRGROUP_DMMU + 0x200 + (WAY) * 0x100)
|
| 73 |
|
|
#define SPR_DTLBMR_LAST(WAY) (SPRGROUP_DMMU + 0x27f + (WAY) * 0x100)
|
| 74 |
|
|
#define SPR_DTLBTR_BASE(WAY) (SPRGROUP_DMMU + 0x280 + (WAY) * 0x100)
|
| 75 |
|
|
#define SPR_DTLBTR_LAST(WAY) (SPRGROUP_DMMU + 0x2ff + (WAY) * 0x100)
|
| 76 |
|
|
|
| 77 |
|
|
/* Instruction MMU group */
|
| 78 |
|
|
#define SPR_IMMUCR (SPRGROUP_IMMU + 0)
|
| 79 |
|
|
#define SPR_ITLBMR_BASE(WAY) (SPRGROUP_IMMU + 0x200 + (WAY) * 0x100)
|
| 80 |
|
|
#define SPR_ITLBMR_LAST(WAY) (SPRGROUP_IMMU + 0x27f + (WAY) * 0x100)
|
| 81 |
|
|
#define SPR_ITLBTR_BASE(WAY) (SPRGROUP_IMMU + 0x280 + (WAY) * 0x100)
|
| 82 |
|
|
#define SPR_ITLBTR_LAST(WAY) (SPRGROUP_IMMU + 0x2ff + (WAY) * 0x100)
|
| 83 |
|
|
|
| 84 |
|
|
/* Data cache group */
|
| 85 |
|
|
#define SPR_DCCR (SPRGROUP_DC + 0)
|
| 86 |
|
|
#define SPR_DCBPR (SPRGROUP_DC + 1)
|
| 87 |
|
|
#define SPR_DCBFR (SPRGROUP_DC + 2)
|
| 88 |
|
|
#define SPR_DCBIR (SPRGROUP_DC + 3)
|
| 89 |
|
|
#define SPR_DCBWR (SPRGROUP_DC + 4)
|
| 90 |
|
|
#define SPR_DCBLR (SPRGROUP_DC + 5)
|
| 91 |
|
|
#define SPR_DCR_BASE(WAY) (SPRGROUP_DC + 0x200 + (WAY) * 0x200)
|
| 92 |
|
|
#define SPR_DCR_LAST(WAY) (SPRGROUP_DC + 0x3ff + (WAY) * 0x200)
|
| 93 |
|
|
|
| 94 |
|
|
/* Instruction cache group */
|
| 95 |
|
|
#define SPR_ICCR (SPRGROUP_IC + 0)
|
| 96 |
|
|
#define SPR_ICBPR (SPRGROUP_IC + 1)
|
| 97 |
|
|
#define SPR_ICBIR (SPRGROUP_IC + 2)
|
| 98 |
|
|
#define SPR_ICBLR (SPRGROUP_IC + 3)
|
| 99 |
|
|
#define SPR_ICR_BASE(WAY) (SPRGROUP_IC + 0x200 + (WAY) * 0x200)
|
| 100 |
|
|
#define SPR_ICR_LAST(WAY) (SPRGROUP_IC + 0x3ff + (WAY) * 0x200)
|
| 101 |
|
|
|
| 102 |
|
|
/* MAC group */
|
| 103 |
|
|
#define SPR_MACLO (SPRGROUP_MAC + 1)
|
| 104 |
|
|
#define SPR_MACHI (SPRGROUP_MAC + 2)
|
| 105 |
|
|
|
| 106 |
|
|
/* Debug group */
|
| 107 |
|
|
#define SPR_DVR(N) (SPRGROUP_D + (N))
|
| 108 |
|
|
#define SPR_DCR(N) (SPRGROUP_D + 8 + (N))
|
| 109 |
|
|
#define SPR_DMR1 (SPRGROUP_D + 16)
|
| 110 |
|
|
#define SPR_DMR2 (SPRGROUP_D + 17)
|
| 111 |
|
|
#define SPR_DWCR0 (SPRGROUP_D + 18)
|
| 112 |
|
|
#define SPR_DWCR1 (SPRGROUP_D + 19)
|
| 113 |
|
|
#define SPR_DSR (SPRGROUP_D + 20)
|
| 114 |
|
|
#define SPR_DRR (SPRGROUP_D + 21)
|
| 115 |
|
|
|
| 116 |
|
|
/* Performance counters group */
|
| 117 |
|
|
#define SPR_PCCR(N) (SPRGROUP_PC + (N))
|
| 118 |
|
|
#define SPR_PCMR(N) (SPRGROUP_PC + 8 + (N))
|
| 119 |
|
|
|
| 120 |
|
|
/* Power management group */
|
| 121 |
|
|
#define SPR_PMR (SPRGROUP_PM + 0)
|
| 122 |
|
|
|
| 123 |
|
|
/* PIC group */
|
| 124 |
|
|
#define SPR_PICMR (SPRGROUP_PIC + 0)
|
| 125 |
|
|
#define SPR_PICPR (SPRGROUP_PIC + 1)
|
| 126 |
|
|
#define SPR_PICSR (SPRGROUP_PIC + 2)
|
| 127 |
|
|
|
| 128 |
|
|
/* Tick Timer group */
|
| 129 |
|
|
#define SPR_TTMR (SPRGROUP_TT + 0)
|
| 130 |
|
|
#define SPR_TTCR (SPRGROUP_TT + 1)
|
| 131 |
|
|
|
| 132 |
|
|
/*
|
| 133 |
|
|
* Bit definitions for the Version Register
|
| 134 |
|
|
*
|
| 135 |
|
|
*/
|
| 136 |
|
|
#define SPR_VR_VER 0xff000000 /* Processor version */
|
| 137 |
|
|
#define SPR_VR_CFG 0x00ff0000 /* Processor configuration */
|
| 138 |
|
|
#define SPR_VR_RES 0x00ff0000 /* Reserved */
|
| 139 |
|
|
#define SPR_VR_REV 0x0000003f /* Processor revision */
|
| 140 |
|
|
|
| 141 |
|
|
#define SPR_VR_VER_OFF 24
|
| 142 |
|
|
#define SPR_VR_CFG_OFF 16
|
| 143 |
|
|
#define SPR_VR_REV_OFF 0
|
| 144 |
|
|
|
| 145 |
|
|
/*
|
| 146 |
|
|
* Bit definitions for the Unit Present Register
|
| 147 |
|
|
*
|
| 148 |
|
|
*/
|
| 149 |
|
|
#define SPR_UPR_UP 0x00000001 /* UPR present */
|
| 150 |
|
|
#define SPR_UPR_DCP 0x00000002 /* Data cache present */
|
| 151 |
|
|
#define SPR_UPR_ICP 0x00000004 /* Instruction cache present */
|
| 152 |
|
|
#define SPR_UPR_DMP 0x00000008 /* Data MMU present */
|
| 153 |
|
|
#define SPR_UPR_IMP 0x00000010 /* Instruction MMU present */
|
| 154 |
|
|
#define SPR_UPR_MP 0x00000020 /* MAC present */
|
| 155 |
|
|
#define SPR_UPR_DUP 0x00000040 /* Debug unit present */
|
| 156 |
|
|
#define SPR_UPR_PCUP 0x00000080 /* Performance counters unit present */
|
| 157 |
|
|
#define SPR_UPR_PMP 0x00000100 /* Power management present */
|
| 158 |
|
|
#define SPR_UPR_PICP 0x00000200 /* PIC present */
|
| 159 |
|
|
#define SPR_UPR_TTP 0x00000400 /* Tick timer present */
|
| 160 |
|
|
#define SPR_UPR_RES 0x00fe0000 /* Reserved */
|
| 161 |
|
|
#define SPR_UPR_CUP 0xff000000 /* Context units present */
|
| 162 |
|
|
|
| 163 |
|
|
/*
|
| 164 |
|
|
* JPB: Bit definitions for the CPU configuration register
|
| 165 |
|
|
*
|
| 166 |
|
|
*/
|
| 167 |
|
|
#define SPR_CPUCFGR_NSGF 0x0000000f /* Number of shadow GPR files */
|
| 168 |
|
|
#define SPR_CPUCFGR_CGF 0x00000010 /* Custom GPR file */
|
| 169 |
|
|
#define SPR_CPUCFGR_OB32S 0x00000020 /* ORBIS32 supported */
|
| 170 |
|
|
#define SPR_CPUCFGR_OB64S 0x00000040 /* ORBIS64 supported */
|
| 171 |
|
|
#define SPR_CPUCFGR_OF32S 0x00000080 /* ORFPX32 supported */
|
| 172 |
|
|
#define SPR_CPUCFGR_OF64S 0x00000100 /* ORFPX64 supported */
|
| 173 |
|
|
#define SPR_CPUCFGR_OV64S 0x00000200 /* ORVDX64 supported */
|
| 174 |
|
|
#define SPR_CPUCFGR_RES 0xfffffc00 /* Reserved */
|
| 175 |
|
|
|
| 176 |
|
|
/*
|
| 177 |
|
|
* JPB: Bit definitions for the Debug configuration register and other
|
| 178 |
|
|
* constants.
|
| 179 |
|
|
*
|
| 180 |
|
|
*/
|
| 181 |
|
|
|
| 182 |
|
|
#define SPR_DCFGR_NDP 0x00000007 /* Number of matchpoints mask */
|
| 183 |
|
|
#define SPR_DCFGR_NDP1 0x00000000 /* One matchpoint supported */
|
| 184 |
|
|
#define SPR_DCFGR_NDP2 0x00000001 /* Two matchpoints supported */
|
| 185 |
|
|
#define SPR_DCFGR_NDP3 0x00000002 /* Three matchpoints supported */
|
| 186 |
|
|
#define SPR_DCFGR_NDP4 0x00000003 /* Four matchpoints supported */
|
| 187 |
|
|
#define SPR_DCFGR_NDP5 0x00000004 /* Five matchpoints supported */
|
| 188 |
|
|
#define SPR_DCFGR_NDP6 0x00000005 /* Six matchpoints supported */
|
| 189 |
|
|
#define SPR_DCFGR_NDP7 0x00000006 /* Seven matchpoints supported */
|
| 190 |
|
|
#define SPR_DCFGR_NDP8 0x00000007 /* Eight matchpoints supported */
|
| 191 |
|
|
#define SPR_DCFGR_WPCI 0x00000008 /* Watchpoint counters implemented */
|
| 192 |
|
|
|
| 193 |
|
|
#define MATCHPOINTS_TO_NDP(n) (1 == n ? SPR_DCFGR_NDP1 : \
|
| 194 |
|
|
2 == n ? SPR_DCFGR_NDP2 : \
|
| 195 |
|
|
3 == n ? SPR_DCFGR_NDP3 : \
|
| 196 |
|
|
4 == n ? SPR_DCFGR_NDP4 : \
|
| 197 |
|
|
5 == n ? SPR_DCFGR_NDP5 : \
|
| 198 |
|
|
6 == n ? SPR_DCFGR_NDP6 : \
|
| 199 |
|
|
7 == n ? SPR_DCFGR_NDP7 : SPR_DCFGR_NDP8)
|
| 200 |
|
|
#define MAX_MATCHPOINTS 8
|
| 201 |
|
|
#define MAX_WATCHPOINTS (MAX_MATCHPOINTS + 2)
|
| 202 |
|
|
|
| 203 |
|
|
/*
|
| 204 |
|
|
* Bit definitions for the Supervision Register
|
| 205 |
|
|
*
|
| 206 |
|
|
*/
|
| 207 |
|
|
#define SPR_SR_SM 0x00000001 /* Supervisor Mode */
|
| 208 |
|
|
#define SPR_SR_TEE 0x00000002 /* Tick timer Exception Enable */
|
| 209 |
|
|
#define SPR_SR_IEE 0x00000004 /* Interrupt Exception Enable */
|
| 210 |
|
|
#define SPR_SR_DCE 0x00000008 /* Data Cache Enable */
|
| 211 |
|
|
#define SPR_SR_ICE 0x00000010 /* Instruction Cache Enable */
|
| 212 |
|
|
#define SPR_SR_DME 0x00000020 /* Data MMU Enable */
|
| 213 |
|
|
#define SPR_SR_IME 0x00000040 /* Instruction MMU Enable */
|
| 214 |
|
|
#define SPR_SR_LEE 0x00000080 /* Little Endian Enable */
|
| 215 |
|
|
#define SPR_SR_CE 0x00000100 /* CID Enable */
|
| 216 |
|
|
#define SPR_SR_F 0x00000200 /* Condition Flag */
|
| 217 |
|
|
#define SPR_SR_CY 0x00000400 /* Carry flag */
|
| 218 |
|
|
#define SPR_SR_OV 0x00000800 /* Overflow flag */
|
| 219 |
|
|
#define SPR_SR_OVE 0x00001000 /* Overflow flag Exception */
|
| 220 |
|
|
#define SPR_SR_DSX 0x00002000 /* Delay Slot Exception */
|
| 221 |
|
|
#define SPR_SR_EPH 0x00004000 /* Exception Prefix High */
|
| 222 |
|
|
#define SPR_SR_FO 0x00008000 /* Fixed one */
|
| 223 |
|
|
#define SPR_SR_SUMRA 0x00010000 /* Supervisor SPR read access */
|
| 224 |
|
|
#define SPR_SR_RES 0x0ffe0000 /* Reserved */
|
| 225 |
|
|
#define SPR_SR_CID 0xf0000000 /* Context ID */
|
| 226 |
|
|
|
| 227 |
|
|
/*
|
| 228 |
|
|
* Bit definitions for the Data MMU Control Register
|
| 229 |
|
|
*
|
| 230 |
|
|
*/
|
| 231 |
|
|
#define SPR_DMMUCR_P2S 0x0000003e /* Level 2 Page Size */
|
| 232 |
|
|
#define SPR_DMMUCR_P1S 0x000007c0 /* Level 1 Page Size */
|
| 233 |
|
|
#define SPR_DMMUCR_VADDR_WIDTH 0x0000f800 /* Virtual ADDR Width */
|
| 234 |
|
|
#define SPR_DMMUCR_PADDR_WIDTH 0x000f0000 /* Physical ADDR Width */
|
| 235 |
|
|
|
| 236 |
|
|
/*
|
| 237 |
|
|
* Bit definitions for the Instruction MMU Control Register
|
| 238 |
|
|
*
|
| 239 |
|
|
*/
|
| 240 |
|
|
#define SPR_IMMUCR_P2S 0x0000003e /* Level 2 Page Size */
|
| 241 |
|
|
#define SPR_IMMUCR_P1S 0x000007c0 /* Level 1 Page Size */
|
| 242 |
|
|
#define SPR_IMMUCR_VADDR_WIDTH 0x0000f800 /* Virtual ADDR Width */
|
| 243 |
|
|
#define SPR_IMMUCR_PADDR_WIDTH 0x000f0000 /* Physical ADDR Width */
|
| 244 |
|
|
|
| 245 |
|
|
/*
|
| 246 |
|
|
* Bit definitions for the Data TLB Match Register
|
| 247 |
|
|
*
|
| 248 |
|
|
*/
|
| 249 |
|
|
#define SPR_DTLBMR_V 0x00000001 /* Valid */
|
| 250 |
|
|
#define SPR_DTLBMR_PL1 0x00000002 /* Page Level 1 (if 0 then PL2) */
|
| 251 |
|
|
#define SPR_DTLBMR_CID 0x0000003c /* Context ID */
|
| 252 |
|
|
#define SPR_DTLBMR_LRU 0x000000c0 /* Least Recently Used */
|
| 253 |
|
|
#define SPR_DTLBMR_VPN 0xfffff000 /* Virtual Page Number */
|
| 254 |
|
|
|
| 255 |
|
|
/*
|
| 256 |
|
|
* Bit definitions for the Data TLB Translate Register
|
| 257 |
|
|
*
|
| 258 |
|
|
*/
|
| 259 |
|
|
#define SPR_DTLBTR_CC 0x00000001 /* Cache Coherency */
|
| 260 |
|
|
#define SPR_DTLBTR_CI 0x00000002 /* Cache Inhibit */
|
| 261 |
|
|
#define SPR_DTLBTR_WBC 0x00000004 /* Write-Back Cache */
|
| 262 |
|
|
#define SPR_DTLBTR_WOM 0x00000008 /* Weakly-Ordered Memory */
|
| 263 |
|
|
#define SPR_DTLBTR_A 0x00000010 /* Accessed */
|
| 264 |
|
|
#define SPR_DTLBTR_D 0x00000020 /* Dirty */
|
| 265 |
|
|
#define SPR_DTLBTR_URE 0x00000040 /* User Read Enable */
|
| 266 |
|
|
#define SPR_DTLBTR_UWE 0x00000080 /* User Write Enable */
|
| 267 |
|
|
#define SPR_DTLBTR_SRE 0x00000100 /* Supervisor Read Enable */
|
| 268 |
|
|
#define SPR_DTLBTR_SWE 0x00000200 /* Supervisor Write Enable */
|
| 269 |
|
|
#define SPR_DTLBTR_PPN 0xfffff000 /* Physical Page Number */
|
| 270 |
|
|
|
| 271 |
|
|
/*
|
| 272 |
|
|
* Bit definitions for the Instruction TLB Match Register
|
| 273 |
|
|
*
|
| 274 |
|
|
*/
|
| 275 |
|
|
#define SPR_ITLBMR_V 0x00000001 /* Valid */
|
| 276 |
|
|
#define SPR_ITLBMR_PL1 0x00000002 /* Page Level 1 (if 0 then PL2) */
|
| 277 |
|
|
#define SPR_ITLBMR_CID 0x0000003c /* Context ID */
|
| 278 |
|
|
#define SPR_ITLBMR_LRU 0x000000c0 /* Least Recently Used */
|
| 279 |
|
|
#define SPR_ITLBMR_VPN 0xfffff000 /* Virtual Page Number */
|
| 280 |
|
|
|
| 281 |
|
|
/*
|
| 282 |
|
|
* Bit definitions for the Instruction TLB Translate Register
|
| 283 |
|
|
*
|
| 284 |
|
|
*/
|
| 285 |
|
|
#define SPR_ITLBTR_CC 0x00000001 /* Cache Coherency */
|
| 286 |
|
|
#define SPR_ITLBTR_CI 0x00000002 /* Cache Inhibit */
|
| 287 |
|
|
#define SPR_ITLBTR_WBC 0x00000004 /* Write-Back Cache */
|
| 288 |
|
|
#define SPR_ITLBTR_WOM 0x00000008 /* Weakly-Ordered Memory */
|
| 289 |
|
|
#define SPR_ITLBTR_A 0x00000010 /* Accessed */
|
| 290 |
|
|
#define SPR_ITLBTR_D 0x00000020 /* Dirty */
|
| 291 |
|
|
#define SPR_ITLBTR_SXE 0x00000040 /* User Read Enable */
|
| 292 |
|
|
#define SPR_ITLBTR_UXE 0x00000080 /* User Write Enable */
|
| 293 |
|
|
#define SPR_ITLBTR_PPN 0xfffff000 /* Physical Page Number */
|
| 294 |
|
|
|
| 295 |
|
|
/*
|
| 296 |
|
|
* Bit definitions for Data Cache Control register
|
| 297 |
|
|
*
|
| 298 |
|
|
*/
|
| 299 |
|
|
#define SPR_DCCR_EW 0x000000ff /* Enable ways */
|
| 300 |
|
|
|
| 301 |
|
|
/*
|
| 302 |
|
|
* Bit definitions for Insn Cache Control register
|
| 303 |
|
|
*
|
| 304 |
|
|
*/
|
| 305 |
|
|
#define SPR_ICCR_EW 0x000000ff /* Enable ways */
|
| 306 |
|
|
|
| 307 |
|
|
/*
|
| 308 |
|
|
* Bit definitions for Data Cache Configuration Register
|
| 309 |
|
|
*
|
| 310 |
|
|
*/
|
| 311 |
|
|
|
| 312 |
|
|
#define SPR_DCCFGR_NCW 0x00000007
|
| 313 |
|
|
#define SPR_DCCFGR_NCS 0x00000078
|
| 314 |
|
|
#define SPR_DCCFGR_CBS 0x00000080
|
| 315 |
|
|
#define SPR_DCCFGR_CWS 0x00000100
|
| 316 |
|
|
#define SPR_DCCFGR_CCRI 0x00000200
|
| 317 |
|
|
#define SPR_DCCFGR_CBIRI 0x00000400
|
| 318 |
|
|
#define SPR_DCCFGR_CBPRI 0x00000800
|
| 319 |
|
|
#define SPR_DCCFGR_CBLRI 0x00001000
|
| 320 |
|
|
#define SPR_DCCFGR_CBFRI 0x00002000
|
| 321 |
|
|
#define SPR_DCCFGR_CBWBRI 0x00004000
|
| 322 |
|
|
|
| 323 |
|
|
#define SPR_DCCFGR_NCW_OFF 0
|
| 324 |
|
|
#define SPR_DCCFGR_NCS_OFF 3
|
| 325 |
|
|
#define SPR_DCCFGR_CBS_OFF 7
|
| 326 |
|
|
|
| 327 |
|
|
/*
|
| 328 |
|
|
* Bit definitions for Instruction Cache Configuration Register
|
| 329 |
|
|
*
|
| 330 |
|
|
*/
|
| 331 |
|
|
#define SPR_ICCFGR_NCW 0x00000007
|
| 332 |
|
|
#define SPR_ICCFGR_NCS 0x00000078
|
| 333 |
|
|
#define SPR_ICCFGR_CBS 0x00000080
|
| 334 |
|
|
#define SPR_ICCFGR_CCRI 0x00000200
|
| 335 |
|
|
#define SPR_ICCFGR_CBIRI 0x00000400
|
| 336 |
|
|
#define SPR_ICCFGR_CBPRI 0x00000800
|
| 337 |
|
|
#define SPR_ICCFGR_CBLRI 0x00001000
|
| 338 |
|
|
|
| 339 |
|
|
#define SPR_ICCFGR_NCW_OFF 0
|
| 340 |
|
|
#define SPR_ICCFGR_NCS_OFF 3
|
| 341 |
|
|
#define SPR_ICCFGR_CBS_OFF 7
|
| 342 |
|
|
|
| 343 |
|
|
/*
|
| 344 |
|
|
* Bit definitions for Data MMU Configuration Register
|
| 345 |
|
|
*
|
| 346 |
|
|
*/
|
| 347 |
|
|
|
| 348 |
|
|
#define SPR_DMMUCFGR_NTW 0x00000003
|
| 349 |
|
|
#define SPR_DMMUCFGR_NTS 0x0000001C
|
| 350 |
|
|
#define SPR_DMMUCFGR_NAE 0x000000E0
|
| 351 |
|
|
#define SPR_DMMUCFGR_CRI 0x00000100
|
| 352 |
|
|
#define SPR_DMMUCFGR_PRI 0x00000200
|
| 353 |
|
|
#define SPR_DMMUCFGR_TEIRI 0x00000400
|
| 354 |
|
|
#define SPR_DMMUCFGR_HTR 0x00000800
|
| 355 |
|
|
|
| 356 |
|
|
#define SPR_DMMUCFGR_NTW_OFF 0
|
| 357 |
|
|
#define SPR_DMMUCFGR_NTS_OFF 2
|
| 358 |
|
|
|
| 359 |
|
|
/*
|
| 360 |
|
|
* Bit definitions for Instruction MMU Configuration Register
|
| 361 |
|
|
*
|
| 362 |
|
|
*/
|
| 363 |
|
|
|
| 364 |
|
|
#define SPR_IMMUCFGR_NTW 0x00000003
|
| 365 |
|
|
#define SPR_IMMUCFGR_NTS 0x0000001C
|
| 366 |
|
|
#define SPR_IMMUCFGR_NAE 0x000000E0
|
| 367 |
|
|
#define SPR_IMMUCFGR_CRI 0x00000100
|
| 368 |
|
|
#define SPR_IMMUCFGR_PRI 0x00000200
|
| 369 |
|
|
#define SPR_IMMUCFGR_TEIRI 0x00000400
|
| 370 |
|
|
#define SPR_IMMUCFGR_HTR 0x00000800
|
| 371 |
|
|
|
| 372 |
|
|
#define SPR_IMMUCFGR_NTW_OFF 0
|
| 373 |
|
|
#define SPR_IMMUCFGR_NTS_OFF 2
|
| 374 |
|
|
|
| 375 |
|
|
/*
|
| 376 |
|
|
* Bit definitions for Debug Control registers
|
| 377 |
|
|
*
|
| 378 |
|
|
*/
|
| 379 |
|
|
#define SPR_DCR_DP 0x00000001 /* DVR/DCR present */
|
| 380 |
|
|
#define SPR_DCR_CC 0x0000000e /* Compare condition */
|
| 381 |
|
|
#define SPR_DCR_SC 0x00000010 /* Signed compare */
|
| 382 |
|
|
#define SPR_DCR_CT 0x000000e0 /* Compare to */
|
| 383 |
|
|
|
| 384 |
|
|
/* Bit results with SPR_DCR_CC mask */
|
| 385 |
|
|
#define SPR_DCR_CC_MASKED 0x00000000
|
| 386 |
|
|
#define SPR_DCR_CC_EQUAL 0x00000002
|
| 387 |
|
|
#define SPR_DCR_CC_LESS 0x00000004
|
| 388 |
|
|
#define SPR_DCR_CC_LESSE 0x00000006
|
| 389 |
|
|
#define SPR_DCR_CC_GREAT 0x00000008
|
| 390 |
|
|
#define SPR_DCR_CC_GREATE 0x0000000a
|
| 391 |
|
|
#define SPR_DCR_CC_NEQUAL 0x0000000c
|
| 392 |
|
|
|
| 393 |
|
|
/* Bit results with SPR_DCR_CT mask */
|
| 394 |
|
|
#define SPR_DCR_CT_DISABLED 0x00000000
|
| 395 |
|
|
#define SPR_DCR_CT_IFEA 0x00000020
|
| 396 |
|
|
#define SPR_DCR_CT_LEA 0x00000040
|
| 397 |
|
|
#define SPR_DCR_CT_SEA 0x00000060
|
| 398 |
|
|
#define SPR_DCR_CT_LD 0x00000080
|
| 399 |
|
|
#define SPR_DCR_CT_SD 0x000000a0
|
| 400 |
|
|
#define SPR_DCR_CT_LSEA 0x000000c0
|
| 401 |
|
|
#define SPR_DCR_CT_LSD 0x000000e0
|
| 402 |
|
|
/* SPR_DCR_CT_LSD doesn't seem to be implemented anywhere in or1ksim. 2004-1-30 HP */
|
| 403 |
|
|
|
| 404 |
|
|
/*
|
| 405 |
|
|
* Bit definitions for Debug Mode 1 register
|
| 406 |
|
|
*
|
| 407 |
|
|
*/
|
| 408 |
|
|
#define SPR_DMR1_CW 0x000fffff /* Chain register pair data */
|
| 409 |
|
|
#define SPR_DMR1_CW0_AND 0x00000001
|
| 410 |
|
|
#define SPR_DMR1_CW0_OR 0x00000002
|
| 411 |
|
|
#define SPR_DMR1_CW0 (SPR_DMR1_CW0_AND | SPR_DMR1_CW0_OR)
|
| 412 |
|
|
#define SPR_DMR1_CW1_AND 0x00000004
|
| 413 |
|
|
#define SPR_DMR1_CW1_OR 0x00000008
|
| 414 |
|
|
#define SPR_DMR1_CW1 (SPR_DMR1_CW1_AND | SPR_DMR1_CW1_OR)
|
| 415 |
|
|
#define SPR_DMR1_CW2_AND 0x00000010
|
| 416 |
|
|
#define SPR_DMR1_CW2_OR 0x00000020
|
| 417 |
|
|
#define SPR_DMR1_CW2 (SPR_DMR1_CW2_AND | SPR_DMR1_CW2_OR)
|
| 418 |
|
|
#define SPR_DMR1_CW3_AND 0x00000040
|
| 419 |
|
|
#define SPR_DMR1_CW3_OR 0x00000080
|
| 420 |
|
|
#define SPR_DMR1_CW3 (SPR_DMR1_CW3_AND | SPR_DMR1_CW3_OR)
|
| 421 |
|
|
#define SPR_DMR1_CW4_AND 0x00000100
|
| 422 |
|
|
#define SPR_DMR1_CW4_OR 0x00000200
|
| 423 |
|
|
#define SPR_DMR1_CW4 (SPR_DMR1_CW4_AND | SPR_DMR1_CW4_OR)
|
| 424 |
|
|
#define SPR_DMR1_CW5_AND 0x00000400
|
| 425 |
|
|
#define SPR_DMR1_CW5_OR 0x00000800
|
| 426 |
|
|
#define SPR_DMR1_CW5 (SPR_DMR1_CW5_AND | SPR_DMR1_CW5_OR)
|
| 427 |
|
|
#define SPR_DMR1_CW6_AND 0x00001000
|
| 428 |
|
|
#define SPR_DMR1_CW6_OR 0x00002000
|
| 429 |
|
|
#define SPR_DMR1_CW6 (SPR_DMR1_CW6_AND | SPR_DMR1_CW6_OR)
|
| 430 |
|
|
#define SPR_DMR1_CW7_AND 0x00004000
|
| 431 |
|
|
#define SPR_DMR1_CW7_OR 0x00008000
|
| 432 |
|
|
#define SPR_DMR1_CW7 (SPR_DMR1_CW7_AND | SPR_DMR1_CW7_OR)
|
| 433 |
|
|
#define SPR_DMR1_CW8_AND 0x00010000
|
| 434 |
|
|
#define SPR_DMR1_CW8_OR 0x00020000
|
| 435 |
|
|
#define SPR_DMR1_CW8 (SPR_DMR1_CW8_AND | SPR_DMR1_CW8_OR)
|
| 436 |
|
|
#define SPR_DMR1_CW9_AND 0x00040000
|
| 437 |
|
|
#define SPR_DMR1_CW9_OR 0x00080000
|
| 438 |
|
|
#define SPR_DMR1_CW9 (SPR_DMR1_CW9_AND | SPR_DMR1_CW9_OR)
|
| 439 |
|
|
#define SPR_DMR1_RES1 0x00300000 /* Reserved */
|
| 440 |
|
|
#define SPR_DMR1_ST 0x00400000 /* Single-step trace*/
|
| 441 |
|
|
#define SPR_DMR1_BT 0x00800000 /* Branch trace */
|
| 442 |
|
|
#define SPR_DMR1_RES2 0xff000000 /* Reserved */
|
| 443 |
|
|
|
| 444 |
|
|
/*
|
| 445 |
|
|
* Bit definitions for Debug Mode 2 register. AWTC and WGB corrected by JPB
|
| 446 |
|
|
*
|
| 447 |
|
|
*/
|
| 448 |
|
|
#define SPR_DMR2_WCE0 0x00000001 /* Watchpoint counter 0 enable */
|
| 449 |
|
|
#define SPR_DMR2_WCE1 0x00000002 /* Watchpoint counter 0 enable */
|
| 450 |
|
|
#define SPR_DMR2_AWTC 0x00000ffc /* Assign watchpoints to counters */
|
| 451 |
|
|
#define SPR_DMR2_AWTC_OFF 2 /* Bit offset to AWTC field */
|
| 452 |
|
|
#define SPR_DMR2_WGB 0x003ff000 /* Watchpoints generating breakpoint */
|
| 453 |
|
|
#define SPR_DMR2_WGB_OFF 12 /* Bit offset to WGB field */
|
| 454 |
|
|
#define SPR_DMR2_WBS 0xffc00000 /* JPB: Watchpoint status */
|
| 455 |
|
|
#define SPR_DMR2_WBS_OFF 22 /* Bit offset to WBS field */
|
| 456 |
|
|
|
| 457 |
|
|
/*
|
| 458 |
|
|
* Bit definitions for Debug watchpoint counter registers
|
| 459 |
|
|
*
|
| 460 |
|
|
*/
|
| 461 |
|
|
#define SPR_DWCR_COUNT 0x0000ffff /* Count */
|
| 462 |
|
|
#define SPR_DWCR_MATCH 0xffff0000 /* Match */
|
| 463 |
|
|
#define SPR_DWCR_MATCH_OFF 16 /* Match bit offset */
|
| 464 |
|
|
|
| 465 |
|
|
/*
|
| 466 |
|
|
* Bit definitions for Debug stop register
|
| 467 |
|
|
*
|
| 468 |
|
|
*/
|
| 469 |
|
|
#define SPR_DSR_RSTE 0x00000001 /* Reset exception */
|
| 470 |
|
|
#define SPR_DSR_BUSEE 0x00000002 /* Bus error exception */
|
| 471 |
|
|
#define SPR_DSR_DPFE 0x00000004 /* Data Page Fault exception */
|
| 472 |
|
|
#define SPR_DSR_IPFE 0x00000008 /* Insn Page Fault exception */
|
| 473 |
|
|
#define SPR_DSR_TTE 0x00000010 /* Tick Timer exception */
|
| 474 |
|
|
#define SPR_DSR_AE 0x00000020 /* Alignment exception */
|
| 475 |
|
|
#define SPR_DSR_IIE 0x00000040 /* Illegal Instruction exception */
|
| 476 |
|
|
#define SPR_DSR_IE 0x00000080 /* Interrupt exception */
|
| 477 |
|
|
#define SPR_DSR_DME 0x00000100 /* DTLB miss exception */
|
| 478 |
|
|
#define SPR_DSR_IME 0x00000200 /* ITLB miss exception */
|
| 479 |
|
|
#define SPR_DSR_RE 0x00000400 /* Range exception */
|
| 480 |
|
|
#define SPR_DSR_SCE 0x00000800 /* System call exception */
|
| 481 |
|
|
#define SPR_DSR_FPE 0x00001000 /* Floating Point Exception */
|
| 482 |
|
|
#define SPR_DSR_TE 0x00002000 /* Trap exception */
|
| 483 |
|
|
|
| 484 |
|
|
/*
|
| 485 |
|
|
* Bit definitions for Debug reason register
|
| 486 |
|
|
*
|
| 487 |
|
|
*/
|
| 488 |
|
|
#define SPR_DRR_RSTE 0x00000001 /* Reset exception */
|
| 489 |
|
|
#define SPR_DRR_BUSEE 0x00000002 /* Bus error exception */
|
| 490 |
|
|
#define SPR_DRR_DPFE 0x00000004 /* Data Page Fault exception */
|
| 491 |
|
|
#define SPR_DRR_IPFE 0x00000008 /* Insn Page Fault exception */
|
| 492 |
|
|
#define SPR_DRR_TTE 0x00000010 /* Tick Timer exception */
|
| 493 |
|
|
#define SPR_DRR_AE 0x00000020 /* Alignment exception */
|
| 494 |
|
|
#define SPR_DRR_IIE 0x00000040 /* Illegal Instruction exception */
|
| 495 |
|
|
#define SPR_DRR_IE 0x00000080 /* Interrupt exception */
|
| 496 |
|
|
#define SPR_DRR_DME 0x00000100 /* DTLB miss exception */
|
| 497 |
|
|
#define SPR_DRR_IME 0x00000200 /* ITLB miss exception */
|
| 498 |
|
|
#define SPR_DRR_RE 0x00000400 /* Range exception */
|
| 499 |
|
|
#define SPR_DRR_SCE 0x00000800 /* System call exception */
|
| 500 |
|
|
#define SPR_DRR_FPE 0x00001000 /* Floating Point Exception */
|
| 501 |
|
|
#define SPR_DRR_TE 0x00002000 /* Trap exception */
|
| 502 |
|
|
|
| 503 |
|
|
/*
|
| 504 |
|
|
* Bit definitions for Performance counters mode registers
|
| 505 |
|
|
*
|
| 506 |
|
|
*/
|
| 507 |
|
|
#define SPR_PCMR_CP 0x00000001 /* Counter present */
|
| 508 |
|
|
#define SPR_PCMR_UMRA 0x00000002 /* User mode read access */
|
| 509 |
|
|
#define SPR_PCMR_CISM 0x00000004 /* Count in supervisor mode */
|
| 510 |
|
|
#define SPR_PCMR_CIUM 0x00000008 /* Count in user mode */
|
| 511 |
|
|
#define SPR_PCMR_LA 0x00000010 /* Load access event */
|
| 512 |
|
|
#define SPR_PCMR_SA 0x00000020 /* Store access event */
|
| 513 |
|
|
#define SPR_PCMR_IF 0x00000040 /* Instruction fetch event*/
|
| 514 |
|
|
#define SPR_PCMR_DCM 0x00000080 /* Data cache miss event */
|
| 515 |
|
|
#define SPR_PCMR_ICM 0x00000100 /* Insn cache miss event */
|
| 516 |
|
|
#define SPR_PCMR_IFS 0x00000200 /* Insn fetch stall event */
|
| 517 |
|
|
#define SPR_PCMR_LSUS 0x00000400 /* LSU stall event */
|
| 518 |
|
|
#define SPR_PCMR_BS 0x00000800 /* Branch stall event */
|
| 519 |
|
|
#define SPR_PCMR_DTLBM 0x00001000 /* DTLB miss event */
|
| 520 |
|
|
#define SPR_PCMR_ITLBM 0x00002000 /* ITLB miss event */
|
| 521 |
|
|
#define SPR_PCMR_DDS 0x00004000 /* Data dependency stall event */
|
| 522 |
|
|
#define SPR_PCMR_WPE 0x03ff8000 /* Watchpoint events */
|
| 523 |
|
|
|
| 524 |
|
|
/*
|
| 525 |
|
|
* Bit definitions for the Power management register
|
| 526 |
|
|
*
|
| 527 |
|
|
*/
|
| 528 |
|
|
#define SPR_PMR_SDF 0x0000000f /* Slow down factor */
|
| 529 |
|
|
#define SPR_PMR_DME 0x00000010 /* Doze mode enable */
|
| 530 |
|
|
#define SPR_PMR_SME 0x00000020 /* Sleep mode enable */
|
| 531 |
|
|
#define SPR_PMR_DCGE 0x00000040 /* Dynamic clock gating enable */
|
| 532 |
|
|
#define SPR_PMR_SUME 0x00000080 /* Suspend mode enable */
|
| 533 |
|
|
|
| 534 |
|
|
/*
|
| 535 |
|
|
* Bit definitions for PICMR
|
| 536 |
|
|
*
|
| 537 |
|
|
*/
|
| 538 |
|
|
#define SPR_PICMR_IUM 0xfffffffc /* Interrupt unmask */
|
| 539 |
|
|
|
| 540 |
|
|
/*
|
| 541 |
|
|
* Bit definitions for PICPR
|
| 542 |
|
|
*
|
| 543 |
|
|
*/
|
| 544 |
|
|
#define SPR_PICPR_IPRIO 0xfffffffc /* Interrupt priority */
|
| 545 |
|
|
|
| 546 |
|
|
/*
|
| 547 |
|
|
* Bit definitions for PICSR
|
| 548 |
|
|
*
|
| 549 |
|
|
*/
|
| 550 |
|
|
#define SPR_PICSR_IS 0xffffffff /* Interrupt status */
|
| 551 |
|
|
|
| 552 |
|
|
/*
|
| 553 |
|
|
* Bit definitions for Tick Timer Control Register
|
| 554 |
|
|
*
|
| 555 |
|
|
*/
|
| 556 |
|
|
#define SPR_TTCR_PERIOD 0x0fffffff /* Time Period */
|
| 557 |
|
|
#define SPR_TTMR_PERIOD SPR_TTCR_PERIOD
|
| 558 |
|
|
#define SPR_TTMR_IP 0x10000000 /* Interrupt Pending */
|
| 559 |
|
|
#define SPR_TTMR_IE 0x20000000 /* Interrupt Enable */
|
| 560 |
|
|
#define SPR_TTMR_RT 0x40000000 /* Restart tick */
|
| 561 |
|
|
#define SPR_TTMR_SR 0x80000000 /* Single run */
|
| 562 |
|
|
#define SPR_TTMR_CR 0xc0000000 /* Continuous run */
|
| 563 |
|
|
#define SPR_TTMR_M 0xc0000000 /* Tick mode */
|
| 564 |
|
|
|
| 565 |
|
|
/*
|
| 566 |
|
|
* l.nop constants
|
| 567 |
|
|
*
|
| 568 |
|
|
*/
|
| 569 |
|
|
#define NOP_NOP 0x0000 /* Normal nop instruction */
|
| 570 |
|
|
#define NOP_EXIT 0x0001 /* End of simulation */
|
| 571 |
|
|
#define NOP_REPORT 0x0002 /* Simple report */
|
| 572 |
|
|
#define NOP_PRINTF 0x0003 /* Simprintf instruction */
|
| 573 |
|
|
#define NOP_PUTC 0x0004 /* JPB: Simputc instruction */
|
| 574 |
|
|
#define NOP_CNT_RESET 0x0005 /* Reset statistics counters */
|
| 575 |
|
|
#define NOP_REPORT_FIRST 0x0400 /* Report with number */
|
| 576 |
|
|
#define NOP_REPORT_LAST 0x03ff /* Report with number */
|
| 577 |
|
|
|
| 578 |
|
|
#endif /* SPR_DEFS__H */
|