| 1 |
19 |
jeremybenn |
/* sim-config.h -- Simulator configuration header file
|
| 2 |
|
|
|
| 3 |
|
|
Copyright (C) 1999 Damjan Lampret, lampret@opencores.org
|
| 4 |
|
|
Copyright (C) 2008 Embecosm Limited
|
| 5 |
|
|
|
| 6 |
|
|
Contributor Jeremy Bennett <jeremy.bennett@embecosm.com>
|
| 7 |
|
|
|
| 8 |
|
|
This file is part of OpenRISC 1000 Architectural Simulator.
|
| 9 |
|
|
|
| 10 |
|
|
This program is free software; you can redistribute it and/or modify it
|
| 11 |
|
|
under the terms of the GNU General Public License as published by the Free
|
| 12 |
|
|
Software Foundation; either version 3 of the License, or (at your option)
|
| 13 |
|
|
any later version.
|
| 14 |
|
|
|
| 15 |
|
|
This program is distributed in the hope that it will be useful, but WITHOUT
|
| 16 |
|
|
ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
| 17 |
|
|
FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
| 18 |
|
|
more details.
|
| 19 |
|
|
|
| 20 |
|
|
You should have received a copy of the GNU General Public License along
|
| 21 |
|
|
with this program. If not, see <http://www.gnu.org/licenses/>. */
|
| 22 |
|
|
|
| 23 |
|
|
/* This program is commented throughout in a fashion suitable for processing
|
| 24 |
|
|
with Doxygen. */
|
| 25 |
|
|
|
| 26 |
|
|
|
| 27 |
|
|
#ifndef SIM_CONFIG_H
|
| 28 |
|
|
#define SIM_CONFIG_H
|
| 29 |
|
|
|
| 30 |
|
|
/* System includes */
|
| 31 |
|
|
#include <stdio.h>
|
| 32 |
|
|
|
| 33 |
|
|
/* Package includes */
|
| 34 |
|
|
#include "arch.h"
|
| 35 |
|
|
|
| 36 |
|
|
/* Simulator configuration macros. Eventually this one will be a lot bigger. */
|
| 37 |
|
|
|
| 38 |
|
|
#define MAX_SBUF_LEN 256 /* Max. length of store buffer */
|
| 39 |
|
|
|
| 40 |
|
|
#define EXE_LOG_HARDWARE 0 /* Print out RTL states */
|
| 41 |
|
|
#define EXE_LOG_SIMPLE 1 /* Executed log prints out dissasembly */
|
| 42 |
|
|
#define EXE_LOG_SOFTWARE 2 /* Simple with some register output */
|
| 43 |
|
|
|
| 44 |
|
|
#define STR_SIZE 256
|
| 45 |
|
|
|
| 46 |
|
|
/* Number of cycles between checks to runtime.sim.iprompt */
|
| 47 |
|
|
#define CHECK_INT_TIME 100000
|
| 48 |
|
|
|
| 49 |
220 |
jeremybenn |
/* Print to the defined output stream */
|
| 50 |
19 |
jeremybenn |
#define PRINTF(x...) fprintf (runtime.sim.fout, x)
|
| 51 |
|
|
|
| 52 |
220 |
jeremybenn |
/* Print only if we are not running silently */
|
| 53 |
|
|
#define PRINTFQ(x...) if (!config.sim.quiet) { fprintf (runtime.sim.fout, x); }
|
| 54 |
|
|
|
| 55 |
19 |
jeremybenn |
/*! Data structure for configuration data */
|
| 56 |
|
|
struct config
|
| 57 |
|
|
{
|
| 58 |
|
|
struct
|
| 59 |
|
|
{ /* External linkage for SystemC */
|
| 60 |
93 |
jeremybenn |
void *class_ptr;
|
| 61 |
|
|
int (*read_up) (void *class_ptr,
|
| 62 |
|
|
unsigned long int addr,
|
| 63 |
|
|
unsigned char mask[],
|
| 64 |
|
|
unsigned char rdata[],
|
| 65 |
|
|
int data_len);
|
| 66 |
|
|
int (*write_up) (void *class_ptr,
|
| 67 |
|
|
unsigned long int addr,
|
| 68 |
|
|
unsigned char mask[],
|
| 69 |
|
|
unsigned char wdata[],
|
| 70 |
|
|
int data_len);
|
| 71 |
19 |
jeremybenn |
} ext;
|
| 72 |
|
|
|
| 73 |
|
|
struct
|
| 74 |
|
|
{
|
| 75 |
143 |
jeremybenn |
int is_library; /* Library operation */
|
| 76 |
19 |
jeremybenn |
int debug; /* Simulator debugging */
|
| 77 |
|
|
int verbose; /* Force verbose output */
|
| 78 |
|
|
|
| 79 |
|
|
int profile; /* Is profiler running */
|
| 80 |
|
|
char *prof_fn; /* Profiler filename */
|
| 81 |
|
|
|
| 82 |
|
|
int mprofile; /* Is memory profiler running */
|
| 83 |
|
|
char *mprof_fn; /* Memory profiler filename */
|
| 84 |
|
|
|
| 85 |
|
|
int history; /* instruction stream history analysis */
|
| 86 |
|
|
int exe_log; /* Print out RTL states? */
|
| 87 |
|
|
int exe_log_type; /* Type of log */
|
| 88 |
|
|
long long int exe_log_start; /* First instruction to log */
|
| 89 |
|
|
long long int exe_log_end; /* Last instr to log, -1 if continuous */
|
| 90 |
|
|
int exe_log_marker; /* If nonzero, place markers before */
|
| 91 |
|
|
/* each exe_log_marker instructions */
|
| 92 |
|
|
char *exe_log_fn; /* RTL state comparison filename */
|
| 93 |
202 |
julius |
int exe_bin_insn_log; /* Binary dump log of exec. instructions */
|
| 94 |
|
|
char* exe_bin_insn_log_fn; /* Binary dump log of exec. instructions name */
|
| 95 |
19 |
jeremybenn |
long clkcycle_ps; /* Clock duration in ps */
|
| 96 |
|
|
int strict_npc; /* JPB. NPC flushes pipeline when changed */
|
| 97 |
220 |
jeremybenn |
int quiet; /* Minimize message output */
|
| 98 |
|
|
int report_mem_errs; /* Report out of memory accesses */
|
| 99 |
19 |
jeremybenn |
} sim;
|
| 100 |
|
|
|
| 101 |
|
|
struct
|
| 102 |
|
|
{ /* Verification API */
|
| 103 |
|
|
int enabled; /* Whether is VAPI module enabled */
|
| 104 |
|
|
int server_port; /* user specified port for services */
|
| 105 |
|
|
int log_enabled; /* Whether to log the vapi requests */
|
| 106 |
|
|
int hide_device_id; /* Whether to log dev ID each request */
|
| 107 |
|
|
char *vapi_fn; /* vapi log filename */
|
| 108 |
|
|
} vapi;
|
| 109 |
|
|
|
| 110 |
|
|
struct
|
| 111 |
|
|
{
|
| 112 |
|
|
char *timings_fn; /* Filename of the timing table */
|
| 113 |
|
|
int memory_order; /* Memory access stricness */
|
| 114 |
|
|
int calling_convention; /* Do funcs follow std calling conv? */
|
| 115 |
|
|
int enable_bursts; /* Whether burst are enabled */
|
| 116 |
|
|
int no_multicycle; /* Generate no multicycle paths */
|
| 117 |
|
|
} cuc;
|
| 118 |
|
|
|
| 119 |
|
|
struct
|
| 120 |
|
|
{
|
| 121 |
|
|
int superscalar; /* superscalara analysis */
|
| 122 |
|
|
int hazards; /* dependency hazards analysis */
|
| 123 |
|
|
int dependstats; /* dependency statistics */
|
| 124 |
|
|
int sbuf_len; /* length of store buffer, 0=disabled */
|
| 125 |
100 |
julius |
int hardfloat; /* whether hardfloat is enabled */
|
| 126 |
19 |
jeremybenn |
} cpu;
|
| 127 |
|
|
|
| 128 |
|
|
struct
|
| 129 |
|
|
{
|
| 130 |
|
|
int enabled; /* Whether data cache is enabled */
|
| 131 |
|
|
int nways; /* Number of DC ways */
|
| 132 |
|
|
int nsets; /* Number of DC sets */
|
| 133 |
|
|
int blocksize; /* DC entry size */
|
| 134 |
|
|
int ustates; /* number of DC usage states */
|
| 135 |
|
|
int store_missdelay; /* cycles a store miss costs */
|
| 136 |
|
|
int store_hitdelay; /* cycles a store hit costs */
|
| 137 |
|
|
int load_missdelay; /* cycles a load miss costs */
|
| 138 |
|
|
int load_hitdelay; /* cycles a load hit costs */
|
| 139 |
|
|
} dc;
|
| 140 |
|
|
|
| 141 |
|
|
struct pic
|
| 142 |
|
|
{
|
| 143 |
|
|
int enabled; /* Is interrupt controller enabled? */
|
| 144 |
|
|
int edge_trigger; /* Are interrupts edge triggered? */
|
| 145 |
432 |
jeremybenn |
int use_nmi; /* Do we have non-maskable interrupts? */
|
| 146 |
19 |
jeremybenn |
} pic;
|
| 147 |
|
|
|
| 148 |
|
|
struct
|
| 149 |
|
|
{
|
| 150 |
|
|
int enabled; /* Is power management operational? */
|
| 151 |
|
|
} pm;
|
| 152 |
|
|
|
| 153 |
|
|
struct
|
| 154 |
|
|
{
|
| 155 |
|
|
int enabled; /* branch prediction buffer analysis */
|
| 156 |
|
|
int sbp_bnf_fwd; /* Static BP for l.bnf uses fwd predn */
|
| 157 |
|
|
int sbp_bf_fwd; /* Static BP for l.bf uses fwd predn */
|
| 158 |
|
|
int btic; /* BP target insn cache analysis */
|
| 159 |
|
|
int missdelay; /* How much cycles does the miss cost */
|
| 160 |
|
|
int hitdelay; /* How much cycles does the hit cost */
|
| 161 |
|
|
} bpb;
|
| 162 |
|
|
|
| 163 |
|
|
struct
|
| 164 |
|
|
{
|
| 165 |
|
|
int enabled; /* Is debug module enabled */
|
| 166 |
|
|
int rsp_enabled; /* Is RSP debugging with GDB possible */
|
| 167 |
|
|
int rsp_port; /* Port for RSP GDB connection */
|
| 168 |
|
|
unsigned long vapi_id; /* "Fake" vapi dev id for JTAG proxy */
|
| 169 |
82 |
jeremybenn |
long int jtagcycle_ps; /* JTAG clock duration in ps */
|
| 170 |
19 |
jeremybenn |
} debug;
|
| 171 |
|
|
};
|
| 172 |
|
|
|
| 173 |
|
|
/*! Data structure for run time data */
|
| 174 |
|
|
struct runtime
|
| 175 |
|
|
{
|
| 176 |
|
|
struct
|
| 177 |
|
|
{
|
| 178 |
|
|
FILE *fprof; /* Profiler file */
|
| 179 |
|
|
FILE *fmprof; /* Memory profiler file */
|
| 180 |
|
|
FILE *fexe_log; /* RTL state comparison file */
|
| 181 |
202 |
julius |
FILE *fexe_bin_insn_log; /* Binary instruction dump/log file */
|
| 182 |
19 |
jeremybenn |
FILE *fout; /* file for standard output */
|
| 183 |
|
|
char *filename; /* Original Command Simulator file (CZ) */
|
| 184 |
|
|
int iprompt; /* Interactive prompt */
|
| 185 |
|
|
int iprompt_run; /* Interactive prompt is running */
|
| 186 |
|
|
long long cycles; /* Cycles counts fetch stages */
|
| 187 |
|
|
long long int end_cycles; /* JPB. Cycles to end of quantum */
|
| 188 |
|
|
double time_point; /* JPB. Time point in the simulation */
|
| 189 |
|
|
unsigned long int ext_int_set; /* JPB. External interrupts to set */
|
| 190 |
|
|
unsigned long int ext_int_clr; /* DXL. External interrupts ti clear */
|
| 191 |
|
|
|
| 192 |
|
|
int mem_cycles; /* Each cycle has counter of mem_cycles;
|
| 193 |
|
|
this value is joined with cycles
|
| 194 |
|
|
at the end of the cycle; no sim
|
| 195 |
|
|
originated memory accesses should be
|
| 196 |
|
|
performed inbetween. */
|
| 197 |
|
|
int loadcycles; /* Load and store stalls */
|
| 198 |
|
|
int storecycles;
|
| 199 |
|
|
|
| 200 |
|
|
long long reset_cycles;
|
| 201 |
|
|
|
| 202 |
|
|
int hush; /* Is simulator to do reg dumps */
|
| 203 |
472 |
jeremybenn |
int trace_phy; /* Show physical instr addr when tracing */
|
| 204 |
|
|
int trace_virt; /* Show virtual instr addr when tracing */
|
| 205 |
19 |
jeremybenn |
} sim;
|
| 206 |
|
|
|
| 207 |
|
|
struct
|
| 208 |
|
|
{
|
| 209 |
82 |
jeremybenn |
unsigned int instr; /* Current JTAG instruction */
|
| 210 |
|
|
unsigned long int mod_id; /* Currently selected module */
|
| 211 |
|
|
int write_defined_p; /* WRITE_COMMAND has set details for GO */
|
| 212 |
|
|
unsigned char acc_type; /* Access type for GO */
|
| 213 |
|
|
unsigned long int addr; /* Address to read/write for GO */
|
| 214 |
98 |
jeremybenn |
unsigned long int size; /* Num bytes to read/write (up to 2^16) */
|
| 215 |
82 |
jeremybenn |
} debug;
|
| 216 |
|
|
|
| 217 |
|
|
struct
|
| 218 |
|
|
{
|
| 219 |
19 |
jeremybenn |
long long instructions; /* Instructions executed */
|
| 220 |
|
|
long long reset_instructions;
|
| 221 |
|
|
|
| 222 |
|
|
int stalled;
|
| 223 |
143 |
jeremybenn |
int halted; /* When library hits exit. */
|
| 224 |
19 |
jeremybenn |
int hazardwait; /* how many cycles were wasted because of hazards */
|
| 225 |
|
|
int supercycles; /* Superscalar cycles */
|
| 226 |
|
|
} cpu;
|
| 227 |
|
|
|
| 228 |
|
|
struct
|
| 229 |
235 |
jeremybenn |
{ /* Verification API, part of Adv Core Verif */
|
| 230 |
19 |
jeremybenn |
int enabled; /* Whether is VAPI module enabled */
|
| 231 |
|
|
FILE *vapi_file; /* vapi file */
|
| 232 |
|
|
int server_port; /* A user specified port number for services */
|
| 233 |
|
|
} vapi;
|
| 234 |
|
|
|
| 235 |
|
|
/* CUC configuration parameters */
|
| 236 |
|
|
struct
|
| 237 |
|
|
{
|
| 238 |
|
|
int mdelay[4]; /* average memory delays in cycles
|
| 239 |
|
|
{read single, read burst, write single, write burst} */
|
| 240 |
|
|
double cycle_duration; /* in ns */
|
| 241 |
|
|
} cuc;
|
| 242 |
|
|
};
|
| 243 |
|
|
|
| 244 |
|
|
/*! Union of all possible paramter values */
|
| 245 |
|
|
union param_val
|
| 246 |
|
|
{
|
| 247 |
|
|
char *str_val;
|
| 248 |
|
|
int int_val;
|
| 249 |
|
|
long long int longlong_val;
|
| 250 |
|
|
oraddr_t addr_val;
|
| 251 |
|
|
};
|
| 252 |
|
|
|
| 253 |
|
|
/*! Enum of all possible paramter types */
|
| 254 |
|
|
enum param_t
|
| 255 |
|
|
{
|
| 256 |
224 |
jeremybenn |
PARAMT_NONE = 0, /* No parameter */
|
| 257 |
|
|
PARAMT_STR, /* String parm enclosed in double quotes (") */
|
| 258 |
|
|
PARAMT_WORD, /* String parm NOT enclosed in double quotes */
|
| 259 |
|
|
PARAMT_INT, /* Integer parameter */
|
| 260 |
|
|
PARAMT_LONGLONG, /* Long long int parameter */
|
| 261 |
|
|
PARAMT_ADDR /* Address parameter */
|
| 262 |
19 |
jeremybenn |
};
|
| 263 |
|
|
|
| 264 |
|
|
/* Generic structure for a configuration section */
|
| 265 |
|
|
struct config_section
|
| 266 |
|
|
{
|
| 267 |
|
|
char *name;
|
| 268 |
|
|
void *(*sec_start) (void);
|
| 269 |
|
|
void (*sec_end) (void *);
|
| 270 |
|
|
void *dat;
|
| 271 |
|
|
struct config_param *params;
|
| 272 |
|
|
struct config_section *next;
|
| 273 |
|
|
};
|
| 274 |
|
|
|
| 275 |
|
|
/* Externally visible data structures*/
|
| 276 |
|
|
extern struct config config;
|
| 277 |
|
|
extern struct runtime runtime;
|
| 278 |
|
|
extern struct config_section *cur_section;
|
| 279 |
|
|
extern int do_stats;
|
| 280 |
|
|
|
| 281 |
|
|
/* Prototypes for external use */
|
| 282 |
|
|
extern void set_config_command (int argc, char **argv);
|
| 283 |
|
|
extern void init_defconfig (void);
|
| 284 |
|
|
extern int parse_args (int argc, char *argv[]);
|
| 285 |
|
|
extern void print_config (void);
|
| 286 |
|
|
extern void reg_config_param (struct config_section *sec,
|
| 287 |
|
|
const char *param,
|
| 288 |
|
|
enum param_t type,
|
| 289 |
|
|
void (*param_cb) (union param_val,
|
| 290 |
|
|
void *));
|
| 291 |
|
|
extern struct config_section *reg_config_sec (const char *section,
|
| 292 |
|
|
void *(*sec_start) (void),
|
| 293 |
|
|
void (*sec_end) (void *));
|
| 294 |
|
|
|
| 295 |
|
|
extern void reg_config_secs ();
|
| 296 |
|
|
|
| 297 |
|
|
#endif /* SIM_CONFIG_H */
|