OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [or1ksim/] [testsuite/] [test-code-or1k/] [eth/] [eth.h] - Blame information for rev 310

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 110 julius
/* eth.h -- OpenCores ethernet driver defines
2
 
3
   Copyright (C) 2001 Erez Volk, erez@mailandnews.comopencores.org
4
   Copyright (C) 2008 Embecosm Limited
5
 
6
   Contributor Jeremy Bennett <jeremy.bennett@embecosm.com>
7
 
8
   This file is part of Or1ksim, the OpenRISC 1000 Architectural Simulator.
9
 
10
   This program is free software; you can redistribute it and/or modify it
11
   under the terms of the GNU General Public License as published by the Free
12
   Software Foundation; either version 3 of the License, or (at your option)
13
   any later version.
14
 
15
   This program is distributed in the hope that it will be useful, but WITHOUT
16
   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17
   FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
18
   more details.
19
 
20
   You should have received a copy of the GNU General Public License along
21
   with this program.  If not, see <http://www.gnu.org/licenses/>.  */
22
 
23
/* This program is commented throughout in a fashion suitable for processing
24
   with Doxygen. */
25
 
26
#ifndef ETH__H
27
#define ETH__H
28
 
29
/* Relative Register Addresses */
30
#define ETH_MODER       (4 * 0x00)
31
#define ETH_INT_SOURCE  (4 * 0x01)
32
#define ETH_INT_MASK    (4 * 0x02)
33
#define ETH_IPGT        (4 * 0x03)
34
#define ETH_IPGR1       (4 * 0x04)
35
#define ETH_IPGR2       (4 * 0x05)
36
#define ETH_PACKETLEN   (4 * 0x06)
37
#define ETH_COLLCONF    (4 * 0x07)
38
#define ETH_TX_BD_NUM   (4 * 0x08)
39
#define ETH_CTRLMODER   (4 * 0x09)
40
#define ETH_MIIMODER    (4 * 0x0A)
41
#define ETH_MIICOMMAND  (4 * 0x0B)
42
#define ETH_MIIADDRESS  (4 * 0x0C)
43
#define ETH_MIITX_DATA  (4 * 0x0D)
44
#define ETH_MIIRX_DATA  (4 * 0x0E)
45
#define ETH_MIISTATUS   (4 * 0x0F)
46
#define ETH_MAC_ADDR0   (4 * 0x10)
47
#define ETH_MAC_ADDR1   (4 * 0x11)
48
#define ETH_HASH0       (4 * 0x12)
49
#define ETH_HASH1       (4 * 0x13)
50
 
51
/* Where BD's are stored */
52
#define ETH_BD_BASE        0x400
53
#define ETH_BD_COUNT       0x100
54
#define ETH_BD_SPACE       (4 * ETH_BD_COUNT)
55
 
56
/* Where to point DMA to transmit/receive */
57
#define ETH_DMA_RX_TX      0x800
58
 
59
/* Field definitions for MODER */
60
#define ETH_MODER_DMAEN_OFFSET     17
61
#define ETH_MODER_RECSMALL_OFFSET  16
62
#define ETH_MODER_PAD_OFFSET       15
63
#define ETH_MODER_HUGEN_OFFSET     14
64
#define ETH_MODER_CRCEN_OFFSET     13
65
#define ETH_MODER_DLYCRCEN_OFFSET  12
66
#define ETH_MODER_RST_OFFSET       11
67
#define ETH_MODER_FULLD_OFFSET     10
68
#define ETH_MODER_EXDFREN_OFFSET   9
69
#define ETH_MODER_NOBCKOF_OFFSET   8
70
#define ETH_MODER_LOOPBCK_OFFSET   7
71
#define ETH_MODER_IFG_OFFSET       6
72
#define ETH_MODER_PRO_OFFSET       5
73
#define ETH_MODER_IAM_OFFSET       4
74
#define ETH_MODER_BRO_OFFSET       3
75
#define ETH_MODER_NOPRE_OFFSET     2
76
#define ETH_MODER_TXEN_OFFSET      1
77
#define ETH_MODER_RXEN_OFFSET      0
78
 
79
/* Field definitions for INT_SOURCE */
80
#define ETH_INT_SOURCE_RXC_OFFSET  6
81
#define ETH_INT_SOURCE_TXC_OFFSET  5
82
#define ETH_INT_SOURCE_BUSY_OFFSET 4
83
#define ETH_INT_SOURCE_RXE_OFFSET  3
84
#define ETH_INT_SOURCE_RXB_OFFSET  2
85
#define ETH_INT_SOURCE_TXE_OFFSET  1
86
#define ETH_INT_SOURCE_TXB_OFFSET  0
87
 
88
/* Field definitions for INT_MASK */
89
#define ETH_INT_MASK_RXC_M_OFFSET  6
90
#define ETH_INT_MASK_TXC_M_OFFSET  5
91
#define ETH_INT_MASK_BUSY_M_OFFSET 4
92
#define ETH_INT_MASK_RXE_M_OFFSET  3
93
#define ETH_INT_MASK_RXB_M_OFFSET  2
94
#define ETH_INT_MASK_TXE_M_OFFSET  1
95
#define ETH_INT_MASK_TXB_M_OFFSET  0
96
 
97
/* Field definitions for PACKETLEN */
98
#define ETH_PACKETLEN_MINFL_OFFSET 16
99
#define ETH_PACKETLEN_MINFL_WIDTH  16
100
#define ETH_PACKETLEN_MAXFL_OFFSET 0
101
#define ETH_PACKETLEN_MAXFL_WIDTH  16
102
 
103
/* Field definitions for COLLCONF */
104
#define ETH_COLLCONF_MAXRET_OFFSET 16
105
#define ETH_COLLCONF_MAXRET_WIDTH  4
106
#define ETH_COLLCONF_COLLVALID_OFFSET 0
107
#define ETH_COLLCONF_COLLVALID_WIDTH  6
108
 
109
/* Field definitions for CTRLMODER */
110
#define ETH_CMODER_TXFLOW_OFFSET   2
111
#define ETH_CMODER_RXFLOW_OFFSET   1
112
#define ETH_CMODER_PASSALL_OFFSET  0
113
 
114
/* Field definitions for MIIMODER */
115
#define ETH_MIIMODER_MRST_OFFSET   9
116
#define ETH_MIIMODER_NOPRE_OFFSET  8
117
#define ETH_MIIMODER_CLKDIV_OFFSET 0
118
#define ETH_MIIMODER_CLKDIV_WIDTH  8
119
 
120
/* Field definitions for MIICOMMAND */
121
#define ETH_MIICOMM_WCDATA_OFFSET  2
122
#define ETH_MIICOMM_RSTAT_OFFSET   1
123
#define ETH_MIICOMM_SCANS_OFFSET   0
124
 
125
/* Field definitions for MIIADDRESS */
126
#define ETH_MIIADDR_RGAD_OFFSET    8
127
#define ETH_MIIADDR_RGAD_WIDTH     5
128
#define ETH_MIIADDR_FIAD_OFFSET    0
129
#define ETH_MIIADDR_FIAD_WIDTH     5
130
 
131
/* Field definitions for MIISTATUS */
132
#define ETH_MIISTAT_NVALID_OFFSET  1
133
#define ETH_MIISTAT_BUSY_OFFSET    1
134
#define ETH_MIISTAT_FAIL_OFFSET    0
135
 
136
/* Field definitions for TX buffer descriptors */
137
#define ETH_TX_BD_LENGTH_OFFSET        16
138
#define ETH_TX_BD_LENGTH_WIDTH         16
139
#define ETH_TX_BD_READY_OFFSET         15
140
#define ETH_TX_BD_IRQ_OFFSET           14
141
#define ETH_TX_BD_WRAP_OFFSET          13
142
#define ETH_TX_BD_PAD_OFFSET           12
143
#define ETH_TX_BD_CRC_OFFSET           11
144
#define ETH_TX_BD_LAST_OFFSET          10
145
#define ETH_TX_BD_PAUSE_OFFSET         9
146
#define ETH_TX_BD_UNDERRUN_OFFSET      8
147
#define ETH_TX_BD_RETRY_OFFSET         4
148
#define ETH_TX_BD_RETRY_WIDTH          4
149
#define ETH_TX_BD_RETRANSMIT_OFFSET    3
150
#define ETH_TX_BD_COLLISION_OFFSET     2
151
#define ETH_TX_BD_DEFER_OFFSET         1
152
#define ETH_TX_BD_NO_CARRIER_OFFSET    0
153
 
154
 
155
/* Field definitions for RX buffer descriptors */
156
#define ETH_RX_BD_LENGTH_OFFSET        16
157
#define ETH_RX_BD_LENGTH_WIDTH         16
158
#define ETH_RX_BD_READY_OFFSET         15
159
#define ETH_RX_BD_IRQ_OFFSET           14
160
#define ETH_RX_BD_WRAP_OFFSET          13
161
#define ETH_RX_BD_MISS_OFFSET          7
162
#define ETH_RX_BD_UVERRUN_OFFSET       6
163
#define ETH_RX_BD_INVALID_OFFSET       5
164
#define ETH_RX_BD_DRIBBLE_OFFSET       4
165
#define ETH_RX_BD_TOOBIG_OFFSET        3
166
#define ETH_RX_BD_TOOSHORT_OFFSET      2
167
#define ETH_RX_BD_CRC_OFFSET           1
168
#define ETH_RX_BD_COLLISION_OFFSET     0
169
 
170
#endif

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.