OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [orpsocv2/] [boards/] [xilinx/] [atlys/] [syn/] [xst/] [coregen/] [xilinx_ddr2_if_cache.xco] - Blame information for rev 634

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 634 stekern
##############################################################
2
#
3
# Xilinx Core Generator version 12.4
4
# Date: Sat Feb  5 19:21:34 2011
5
#
6
##############################################################
7
#
8
#  This file contains the customisation parameters for a
9
#  Xilinx CORE Generator IP GUI. It is strongly recommended
10
#  that you do not manually alter this file as it may cause
11
#  unexpected and unsupported behavior.
12
#
13
##############################################################
14
#
15
# BEGIN Project Options
16
SET addpads = false
17
SET asysymbol = true
18
SET busformat = BusFormatAngleBracketNotRipped
19
SET createndf = false
20
SET designentry = VHDL
21
SET device = xc6slx45
22
SET devicefamily = spartan6
23
SET flowvendor = Foundation_ISE
24
SET formalverification = false
25
SET foundationsym = false
26
SET implementationfiletype = Ngc
27
SET package = csg324
28
SET removerpms = false
29
SET simulationfiles = Behavioral
30
SET speedgrade = -3
31
SET verilogsim = true
32
SET vhdlsim = true
33
# END Project Options
34
# BEGIN Select
35
SELECT Block_Memory_Generator family Xilinx,_Inc. 4.3
36
# END Select
37
# BEGIN Parameters
38
CSET additional_inputs_for_power_estimation=false
39
CSET algorithm=Minimum_Area
40
CSET assume_synchronous_clk=false
41
CSET byte_size=8
42
CSET coe_file=no_coe_file_loaded
43
CSET collision_warnings=ALL
44
CSET component_name=xilinx_ddr2_if_cache
45
CSET disable_collision_warnings=false
46
CSET disable_out_of_range_warnings=false
47
CSET ecc=false
48
CSET ecctype=No_ECC
49
CSET enable_a=Use_ENA_Pin
50
CSET enable_b=Use_ENB_Pin
51
CSET error_injection_type=Single_Bit_Error_Injection
52
CSET fill_remaining_memory_locations=false
53
CSET load_init_file=false
54
CSET memory_type=True_Dual_Port_RAM
55
CSET operating_mode_a=WRITE_FIRST
56
CSET operating_mode_b=WRITE_FIRST
57
CSET output_reset_value_a=0
58
CSET output_reset_value_b=0
59
CSET pipeline_stages=0
60
CSET port_a_clock=100
61
CSET port_a_enable_rate=100
62
CSET port_a_write_rate=50
63
CSET port_b_clock=100
64
CSET port_b_enable_rate=100
65
CSET port_b_write_rate=50
66
CSET primitive=8kx2
67
CSET read_width_a=32
68
CSET read_width_b=128
69
CSET register_porta_input_of_softecc=false
70
CSET register_porta_output_of_memory_core=false
71
CSET register_porta_output_of_memory_primitives=false
72
CSET register_portb_output_of_memory_core=false
73
CSET register_portb_output_of_memory_primitives=false
74
CSET register_portb_output_of_softecc=false
75
CSET remaining_memory_locations=0
76
CSET reset_memory_latch_a=false
77
CSET reset_memory_latch_b=false
78
CSET reset_priority_a=CE
79
CSET reset_priority_b=CE
80
CSET reset_type=SYNC
81
CSET softecc=false
82
CSET use_byte_write_enable=true
83
CSET use_error_injection_pins=false
84
CSET use_regcea_pin=false
85
CSET use_regceb_pin=false
86
CSET use_rsta_pin=false
87
CSET use_rstb_pin=false
88
CSET write_depth_a=4096
89
CSET write_width_a=32
90
CSET write_width_b=128
91
# END Parameters
92
GENERATE
93
# CRC: 4eb8997c

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.