OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [boards/] [xilinx/] [ml501/] [sw/] [board/] [include/] [board.h] - Blame information for rev 468

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 67 julius
#ifndef _BOARD_H_
2
#define _BOARD_H_
3
 
4 412 julius
#define IN_CLK                50000000 // Hz
5 67 julius
 
6 412 julius
//
7
// ROM bootloader
8
//
9
// Uncomment the appropriate bootloader define. This will effect the bootrom.S
10
// file, which is compiled and converted into Verilog for inclusion at 
11
// synthesis time. See bootloader/bootloader.S for details on each option.
12 67 julius
 
13 468 julius
#define BOOTROM_SPI_FLASH
14
//#define BOOTROM_GOTO_RESET
15 412 julius
//#define BOOTROM_LOOP_AT_ZERO
16
//#define BOOTROM_LOOP_IN_ROM
17 67 julius
 
18 415 julius
// Address bootloader should start from in FLASH
19 426 julius
// Last 256KB of 2MB flash - offset 0x1c0000 (2MB-256KB)
20 415 julius
#define BOOTROM_ADDR_BYTE2 0x1c
21
#define BOOTROM_ADDR_BYTE1 0x00
22
#define BOOTROM_ADDR_BYTE0 0x00
23
// Causes SPI bootloader to loop if SPI didn't give correct size of image
24
#define SPI_RETRY_IF_INSANE_SIZEWORD
25
 
26 412 julius
//
27
// Defines for each core (memory map base, OR1200 interrupt line number, etc.)
28
//
29
#define SDRAM_BASE                 0x0
30 67 julius
 
31 412 julius
#define GPIO_0_BASE         0x91000000
32 67 julius
 
33 412 julius
#define UART0_BASE          0x90000000
34
#define UART0_IRQ                    2
35
#define UART0_BAUD_RATE         115200
36 67 julius
 
37
 
38 412 julius
#define SPI0_BASE           0xb0000000
39
#define SPI0_IRQ                     6
40 67 julius
 
41 412 julius
#define I2C_0_BASE          0xa0000000
42
#define I2C_0_IRQ                   10
43 67 julius
 
44 412 julius
#define I2C_1_BASE          0xa1000000
45
#define I2C_1_IRQ                   11
46 67 julius
 
47 412 julius
#define ETH0_BASE            0x92000000
48
#define ETH0_IRQ                      4
49 67 julius
 
50 412 julius
#define ETH_MACADDR0               0x00
51
#define ETH_MACADDR1               0x12
52
#define ETH_MACADDR2               0x34
53
#define ETH_MACADDR3               0x56
54
#define ETH_MACADDR4               0x78
55
#define ETH_MACADDR5               0x9a
56 67 julius
 
57 412 julius
//
58
// OR1200 tick timer period define
59
//
60
#define TICKS_PER_SEC   100
61 67 julius
 
62
#endif

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.