OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] [verilog/] [ethmac/] [eth_outputcontrol.v] - Blame information for rev 805

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 6 julius
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  eth_outputcontrol.v                                         ////
4
////                                                              ////
5
////  This file is part of the Ethernet IP core project           ////
6 570 olof
////  http://www.opencores.org/project,ethmac                     ////
7 6 julius
////                                                              ////
8
////  Author(s):                                                  ////
9
////      - Igor Mohor (igorM@opencores.org)                      ////
10
////                                                              ////
11
////  All additional information is avaliable in the Readme.txt   ////
12
////  file.                                                       ////
13
////                                                              ////
14
//////////////////////////////////////////////////////////////////////
15
////                                                              ////
16
//// Copyright (C) 2001 Authors                                   ////
17
////                                                              ////
18
//// This source file may be used and distributed without         ////
19
//// restriction provided that this copyright statement is not    ////
20
//// removed from the file and that any derivative work contains  ////
21
//// the original copyright notice and the associated disclaimer. ////
22
////                                                              ////
23
//// This source file is free software; you can redistribute it   ////
24
//// and/or modify it under the terms of the GNU Lesser General   ////
25
//// Public License as published by the Free Software Foundation; ////
26
//// either version 2.1 of the License, or (at your option) any   ////
27
//// later version.                                               ////
28
////                                                              ////
29
//// This source is distributed in the hope that it will be       ////
30
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
31
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
32
//// PURPOSE.  See the GNU Lesser General Public License for more ////
33
//// details.                                                     ////
34
////                                                              ////
35
//// You should have received a copy of the GNU Lesser General    ////
36
//// Public License along with this source; if not, download it   ////
37
//// from http://www.opencores.org/lgpl.shtml                     ////
38
////                                                              ////
39
//////////////////////////////////////////////////////////////////////
40
//
41
// CVS Revision History
42
//
43 403 julius
// $Log: not supported by cvs2svn $
44 6 julius
// Revision 1.3  2002/01/23 10:28:16  mohor
45
// Link in the header changed.
46
//
47
// Revision 1.2  2001/10/19 08:43:51  mohor
48
// eth_timescale.v changed to timescale.v This is done because of the
49
// simulation of the few cores in a one joined project.
50
//
51
// Revision 1.1  2001/08/06 14:44:29  mohor
52
// A define FPGA added to select between Artisan RAM (for ASIC) and Block Ram (For Virtex).
53
// Include files fixed to contain no path.
54
// File names and module names changed ta have a eth_ prologue in the name.
55
// File eth_timescale.v is used to define timescale
56
// All pin names on the top module are changed to contain _I, _O or _OE at the end.
57
// Bidirectional signal MDIO is changed to three signals (Mdc_O, Mdi_I, Mdo_O
58
// and Mdo_OE. The bidirectional signal must be created on the top level. This
59
// is done due to the ASIC tools.
60
//
61
// Revision 1.1  2001/07/30 21:23:42  mohor
62
// Directory structure changed. Files checked and joind together.
63
//
64
// Revision 1.3  2001/06/01 22:28:56  mohor
65
// This files (MIIM) are fully working. They were thoroughly tested. The testbench is not updated.
66
//
67
//
68
 
69
`include "timescale.v"
70
 
71
module eth_outputcontrol(Clk, Reset, InProgress, ShiftedBit, BitCounter, WriteOp, NoPre, MdcEn_n, Mdo, MdoEn);
72
 
73
input         Clk;                // Host Clock
74
input         Reset;              // General Reset
75
input         WriteOp;            // Write Operation Latch (When asserted, write operation is in progress)
76
input         NoPre;              // No Preamble (no 32-bit preamble)
77
input         InProgress;         // Operation in progress
78
input         ShiftedBit;         // This bit is output of the shift register and is connected to the Mdo signal
79
input   [6:0] BitCounter;         // Bit Counter
80
input         MdcEn_n;            // MII Management Data Clock Enable signal is asserted for one Clk period before Mdc falls.
81
 
82
output        Mdo;                // MII Management Data Output
83
output        MdoEn;              // MII Management Data Output Enable
84
 
85
wire          SerialEn;
86
 
87
reg           MdoEn_2d;
88
reg           MdoEn_d;
89
reg           MdoEn;
90
 
91
reg           Mdo_2d;
92
reg           Mdo_d;
93
reg           Mdo;                // MII Management Data Output
94
 
95
 
96
 
97
// Generation of the Serial Enable signal (enables the serialization of the data)
98
assign SerialEn =  WriteOp & InProgress & ( BitCounter>31 | ( ( BitCounter == 0 ) & NoPre ) )
99
                | ~WriteOp & InProgress & (( BitCounter>31 & BitCounter<46 ) | ( ( BitCounter == 0 ) & NoPre ));
100
 
101
 
102
// Generation of the MdoEn signal
103
always @ (posedge Clk or posedge Reset)
104
begin
105
  if(Reset)
106
    begin
107 403 julius
      MdoEn_2d <=  1'b0;
108
      MdoEn_d <=  1'b0;
109
      MdoEn <=  1'b0;
110 6 julius
    end
111
  else
112
    begin
113
      if(MdcEn_n)
114
        begin
115 403 julius
          MdoEn_2d <=  SerialEn | InProgress & BitCounter<32;
116
          MdoEn_d <=  MdoEn_2d;
117
          MdoEn <=  MdoEn_d;
118 6 julius
        end
119
    end
120
end
121
 
122
 
123
// Generation of the Mdo signal.
124
always @ (posedge Clk or posedge Reset)
125
begin
126
  if(Reset)
127
    begin
128 403 julius
      Mdo_2d <=  1'b0;
129
      Mdo_d <=  1'b0;
130
      Mdo <=  1'b0;
131 6 julius
    end
132
  else
133
    begin
134
      if(MdcEn_n)
135
        begin
136 403 julius
          Mdo_2d <=  ~SerialEn & BitCounter<32;
137
          Mdo_d <=  ShiftedBit | Mdo_2d;
138
          Mdo <=  Mdo_d;
139 6 julius
        end
140
    end
141
end
142
 
143
 
144
 
145
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.