OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] [verilog/] [uart16550/] [uart_rfifo.v] - Blame information for rev 366

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 6 julius
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  uart_rfifo.v (Modified from uart_fifo.v)                    ////
4
////                                                              ////
5
////                                                              ////
6
////  This file is part of the "UART 16550 compatible" project    ////
7
////  http://www.opencores.org/cores/uart16550/                   ////
8
////                                                              ////
9
////  Documentation related to this project:                      ////
10
////  - http://www.opencores.org/cores/uart16550/                 ////
11
////                                                              ////
12
////  Projects compatibility:                                     ////
13
////  - WISHBONE                                                  ////
14
////  RS232 Protocol                                              ////
15
////  16550D uart (mostly supported)                              ////
16
////                                                              ////
17
////  Overview (main Features):                                   ////
18
////  UART core receiver FIFO                                     ////
19
////                                                              ////
20
////  To Do:                                                      ////
21
////  Nothing.                                                    ////
22
////                                                              ////
23
////  Author(s):                                                  ////
24
////      - gorban@opencores.org                                  ////
25
////      - Jacob Gorban                                          ////
26
////      - Igor Mohor (igorm@opencores.org)                      ////
27
////                                                              ////
28
////  Created:        2001/05/12                                  ////
29
////  Last Updated:   2002/07/22                                  ////
30
////                  (See log for the revision history)          ////
31
////                                                              ////
32
////                                                              ////
33
//////////////////////////////////////////////////////////////////////
34
////                                                              ////
35
//// Copyright (C) 2000, 2001 Authors                             ////
36
////                                                              ////
37
//// This source file may be used and distributed without         ////
38
//// restriction provided that this copyright statement is not    ////
39
//// removed from the file and that any derivative work contains  ////
40
//// the original copyright notice and the associated disclaimer. ////
41
////                                                              ////
42
//// This source file is free software; you can redistribute it   ////
43
//// and/or modify it under the terms of the GNU Lesser General   ////
44
//// Public License as published by the Free Software Foundation; ////
45
//// either version 2.1 of the License, or (at your option) any   ////
46
//// later version.                                               ////
47
////                                                              ////
48
//// This source is distributed in the hope that it will be       ////
49
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
50
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
51
//// PURPOSE.  See the GNU Lesser General Public License for more ////
52
//// details.                                                     ////
53
////                                                              ////
54
//// You should have received a copy of the GNU Lesser General    ////
55
//// Public License along with this source; if not, download it   ////
56
//// from http://www.opencores.org/lgpl.shtml                     ////
57
////                                                              ////
58
//////////////////////////////////////////////////////////////////////
59
//
60
// CVS Revision History
61
//
62 360 julius
// $Log: not supported by cvs2svn $
63 6 julius
// Revision 1.3  2003/06/11 16:37:47  gorban
64
// This fixes errors in some cases when data is being read and put to the FIFO at the same time. Patch is submitted by Scott Furman. Update is very recommended.
65
//
66
// Revision 1.2  2002/07/29 21:16:18  gorban
67
// The uart_defines.v file is included again in sources.
68
//
69
// Revision 1.1  2002/07/22 23:02:23  gorban
70
// Bug Fixes:
71
//  * Possible loss of sync and bad reception of stop bit on slow baud rates fixed.
72
//   Problem reported by Kenny.Tung.
73
//  * Bad (or lack of ) loopback handling fixed. Reported by Cherry Withers.
74
//
75
// Improvements:
76
//  * Made FIFO's as general inferrable memory where possible.
77
//  So on FPGA they should be inferred as RAM (Distributed RAM on Xilinx).
78
//  This saves about 1/3 of the Slice count and reduces P&R and synthesis times.
79
//
80
//  * Added optional baudrate output (baud_o).
81
//  This is identical to BAUDOUT* signal on 16550 chip.
82
//  It outputs 16xbit_clock_rate - the divided clock.
83
//  It's disabled by default. Define UART_HAS_BAUDRATE_OUTPUT to use.
84
//
85
// Revision 1.16  2001/12/20 13:25:46  mohor
86
// rx push changed to be only one cycle wide.
87
//
88
// Revision 1.15  2001/12/18 09:01:07  mohor
89
// Bug that was entered in the last update fixed (rx state machine).
90
//
91
// Revision 1.14  2001/12/17 14:46:48  mohor
92
// overrun signal was moved to separate block because many sequential lsr
93
// reads were preventing data from being written to rx fifo.
94
// underrun signal was not used and was removed from the project.
95
//
96
// Revision 1.13  2001/11/26 21:38:54  gorban
97
// Lots of fixes:
98
// Break condition wasn't handled correctly at all.
99
// LSR bits could lose their values.
100
// LSR value after reset was wrong.
101
// Timing of THRE interrupt signal corrected.
102
// LSR bit 0 timing corrected.
103
//
104
// Revision 1.12  2001/11/08 14:54:23  mohor
105
// Comments in Slovene language deleted, few small fixes for better work of
106
// old tools. IRQs need to be fix.
107
//
108
// Revision 1.11  2001/11/07 17:51:52  gorban
109
// Heavily rewritten interrupt and LSR subsystems.
110
// Many bugs hopefully squashed.
111
//
112
// Revision 1.10  2001/10/20 09:58:40  gorban
113
// Small synopsis fixes
114
//
115
// Revision 1.9  2001/08/24 21:01:12  mohor
116
// Things connected to parity changed.
117
// Clock devider changed.
118
//
119
// Revision 1.8  2001/08/24 08:48:10  mohor
120
// FIFO was not cleared after the data was read bug fixed.
121
//
122
// Revision 1.7  2001/08/23 16:05:05  mohor
123
// Stop bit bug fixed.
124
// Parity bug fixed.
125
// WISHBONE read cycle bug fixed,
126
// OE indicator (Overrun Error) bug fixed.
127
// PE indicator (Parity Error) bug fixed.
128
// Register read bug fixed.
129
//
130
// Revision 1.3  2001/05/31 20:08:01  gorban
131
// FIFO changes and other corrections.
132
//
133
// Revision 1.3  2001/05/27 17:37:48  gorban
134
// Fixed many bugs. Updated spec. Changed FIFO files structure. See CHANGES.txt file.
135
//
136
// Revision 1.2  2001/05/17 18:34:18  gorban
137
// First 'stable' release. Should be sythesizable now. Also added new header.
138
//
139
// Revision 1.0  2001-05-17 21:27:12+02  jacob
140
// Initial revision
141
//
142
//
143
 
144
// synopsys translate_off
145
`include "timescale.v"
146
// synopsys translate_on
147
 
148
`include "uart_defines.v"
149
 
150
module uart_rfifo (clk,
151
        wb_rst_i, data_in, data_out,
152
// Control signals
153
        push, // push strobe, active high
154
        pop,   // pop strobe, active high
155
// status signals
156
        overrun,
157
        count,
158
        error_bit,
159
        fifo_reset,
160
        reset_status
161
        );
162
 
163
 
164
// FIFO parameters
165
parameter fifo_width = `UART_FIFO_WIDTH;
166
parameter fifo_depth = `UART_FIFO_DEPTH;
167
parameter fifo_pointer_w = `UART_FIFO_POINTER_W;
168
parameter fifo_counter_w = `UART_FIFO_COUNTER_W;
169
 
170
input                           clk;
171
input                           wb_rst_i;
172
input                           push;
173
input                           pop;
174
input   [fifo_width-1:0] data_in;
175
input                           fifo_reset;
176
input       reset_status;
177
 
178
output  [fifo_width-1:0] data_out;
179
output                          overrun;
180
output  [fifo_counter_w-1:0]     count;
181
output                          error_bit;
182
 
183
wire    [fifo_width-1:0] data_out;
184
wire [7:0] data8_out;
185
// flags FIFO
186
reg     [2:0]    fifo[fifo_depth-1:0];
187
 
188
// FIFO pointers
189
reg     [fifo_pointer_w-1:0]     top;
190
reg     [fifo_pointer_w-1:0]     bottom;
191
 
192
reg     [fifo_counter_w-1:0]     count;
193
reg                             overrun;
194
 
195 363 julius
wire [fifo_pointer_w-1:0] top_plus_1 = top + 4'h1;
196 6 julius
 
197
raminfr #(fifo_pointer_w,8,fifo_depth) rfifo
198
        (.clk(clk),
199
                        .we(push),
200
                        .a(top),
201
                        .dpra(bottom),
202
                        .di(data_in[fifo_width-1:fifo_width-8]),
203
                        .dpo(data8_out)
204
                );
205
 
206
always @(posedge clk or posedge wb_rst_i) // synchronous FIFO
207
begin
208
        if (wb_rst_i)
209
        begin
210 360 julius
                top             <=  0;
211 363 julius
                bottom          <=  0;
212 360 julius
                count           <=  0;
213
                fifo[0] <=  0;
214
                fifo[1] <=  0;
215
                fifo[2] <=  0;
216
                fifo[3] <=  0;
217
                fifo[4] <=  0;
218
                fifo[5] <=  0;
219
                fifo[6] <=  0;
220
                fifo[7] <=  0;
221
                fifo[8] <=  0;
222
                fifo[9] <=  0;
223
                fifo[10] <=  0;
224
                fifo[11] <=  0;
225
                fifo[12] <=  0;
226
                fifo[13] <=  0;
227
                fifo[14] <=  0;
228
                fifo[15] <=  0;
229 6 julius
        end
230
        else
231
        if (fifo_reset) begin
232 360 julius
                top             <=  0;
233 363 julius
                bottom          <=  0;
234 360 julius
                count           <=  0;
235
                fifo[0] <=  0;
236
                fifo[1] <=  0;
237
                fifo[2] <=  0;
238
                fifo[3] <=  0;
239
                fifo[4] <=  0;
240
                fifo[5] <=  0;
241
                fifo[6] <=  0;
242
                fifo[7] <=  0;
243
                fifo[8] <=  0;
244
                fifo[9] <=  0;
245
                fifo[10] <=  0;
246
                fifo[11] <=  0;
247
                fifo[12] <=  0;
248
                fifo[13] <=  0;
249
                fifo[14] <=  0;
250
                fifo[15] <=  0;
251 6 julius
        end
252
  else
253
        begin
254
                case ({push, pop})
255
                2'b10 : if (count<fifo_depth)  // overrun condition
256
                        begin
257 360 julius
                                top       <=  top_plus_1;
258
                                fifo[top] <=  data_in[2:0];
259 363 julius
                                count     <=  count + 5'd1;
260 6 julius
                        end
261
                2'b01 : if(count>0)
262
                        begin
263 360 julius
        fifo[bottom] <=  0;
264 363 julius
                                bottom   <=  bottom + 4'd1;
265
                                count    <=  count - 5'd1;
266 6 julius
                        end
267
                2'b11 : begin
268 363 julius
                                bottom   <=  bottom + 4'd1;
269 360 julius
                                top       <=  top_plus_1;
270
                                fifo[top] <=  data_in[2:0];
271 6 julius
                        end
272
    default: ;
273
                endcase
274
        end
275
end   // always
276
 
277
always @(posedge clk or posedge wb_rst_i) // synchronous FIFO
278
begin
279
  if (wb_rst_i)
280 360 julius
    overrun   <=  1'b0;
281 6 julius
  else
282
  if(fifo_reset | reset_status)
283 360 julius
    overrun   <=  1'b0;
284 6 julius
  else
285
  if(push & ~pop & (count==fifo_depth))
286 360 julius
    overrun   <=  1'b1;
287 6 julius
end   // always
288
 
289
 
290
// please note though that data_out is only valid one clock after pop signal
291
assign data_out = {data8_out,fifo[bottom]};
292
 
293
// Additional logic for detection of error conditions (parity and framing) inside the FIFO
294
// for the Line Status Register bit 7
295
 
296
wire    [2:0]    word0 = fifo[0];
297
wire    [2:0]    word1 = fifo[1];
298
wire    [2:0]    word2 = fifo[2];
299
wire    [2:0]    word3 = fifo[3];
300
wire    [2:0]    word4 = fifo[4];
301
wire    [2:0]    word5 = fifo[5];
302
wire    [2:0]    word6 = fifo[6];
303
wire    [2:0]    word7 = fifo[7];
304
 
305
wire    [2:0]    word8 = fifo[8];
306
wire    [2:0]    word9 = fifo[9];
307
wire    [2:0]    word10 = fifo[10];
308
wire    [2:0]    word11 = fifo[11];
309
wire    [2:0]    word12 = fifo[12];
310
wire    [2:0]    word13 = fifo[13];
311
wire    [2:0]    word14 = fifo[14];
312
wire    [2:0]    word15 = fifo[15];
313
 
314
// a 1 is returned if any of the error bits in the fifo is 1
315
assign  error_bit = |(word0[2:0]  | word1[2:0]  | word2[2:0]  | word3[2:0]  |
316
                              word4[2:0]  | word5[2:0]  | word6[2:0]  | word7[2:0]  |
317
                              word8[2:0]  | word9[2:0]  | word10[2:0] | word11[2:0] |
318
                              word12[2:0] | word13[2:0] | word14[2:0] | word15[2:0] );
319
 
320
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.