1 |
27 |
unneback |
#ifndef CYGONCE_HAL_PLATFORM_INTS_H
|
2 |
|
|
#define CYGONCE_HAL_PLATFORM_INTS_H
|
3 |
|
|
//==========================================================================
|
4 |
|
|
//
|
5 |
|
|
// hal_platform_ints.h
|
6 |
|
|
//
|
7 |
|
|
// HAL Interrupt and clock support
|
8 |
|
|
//
|
9 |
|
|
//==========================================================================
|
10 |
|
|
//####ECOSGPLCOPYRIGHTBEGIN####
|
11 |
|
|
// -------------------------------------------
|
12 |
|
|
// This file is part of eCos, the Embedded Configurable Operating System.
|
13 |
|
|
// Copyright (C) 1998, 1999, 2000, 2001, 2002 Red Hat, Inc.
|
14 |
|
|
//
|
15 |
|
|
// eCos is free software; you can redistribute it and/or modify it under
|
16 |
|
|
// the terms of the GNU General Public License as published by the Free
|
17 |
|
|
// Software Foundation; either version 2 or (at your option) any later version.
|
18 |
|
|
//
|
19 |
|
|
// eCos is distributed in the hope that it will be useful, but WITHOUT ANY
|
20 |
|
|
// WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
21 |
|
|
// FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
|
22 |
|
|
// for more details.
|
23 |
|
|
//
|
24 |
|
|
// You should have received a copy of the GNU General Public License along
|
25 |
|
|
// with eCos; if not, write to the Free Software Foundation, Inc.,
|
26 |
|
|
// 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
|
27 |
|
|
//
|
28 |
|
|
// As a special exception, if other files instantiate templates or use macros
|
29 |
|
|
// or inline functions from this file, or you compile this file and link it
|
30 |
|
|
// with other works to produce a work based on this file, this file does not
|
31 |
|
|
// by itself cause the resulting work to be covered by the GNU General Public
|
32 |
|
|
// License. However the source code for this file must still be made available
|
33 |
|
|
// in accordance with section (3) of the GNU General Public License.
|
34 |
|
|
//
|
35 |
|
|
// This exception does not invalidate any other reasons why a work based on
|
36 |
|
|
// this file might be covered by the GNU General Public License.
|
37 |
|
|
//
|
38 |
|
|
// Alternative licenses for eCos may be arranged by contacting Red Hat, Inc.
|
39 |
|
|
// at http://sources.redhat.com/ecos/ecos-license/
|
40 |
|
|
// -------------------------------------------
|
41 |
|
|
//####ECOSGPLCOPYRIGHTEND####
|
42 |
|
|
//==========================================================================
|
43 |
|
|
//#####DESCRIPTIONBEGIN####
|
44 |
|
|
//
|
45 |
|
|
// Author(s): jskov
|
46 |
|
|
// Contributors: jskov
|
47 |
|
|
// Date: 2001-11-02
|
48 |
|
|
// Purpose: Define Interrupt support
|
49 |
|
|
// Description: The interrupt details for the Agilent AAED2000 are defined here.
|
50 |
|
|
// Usage:
|
51 |
|
|
// #include <cyg/hal/hal_platform_ints.h>
|
52 |
|
|
// ...
|
53 |
|
|
//
|
54 |
|
|
//
|
55 |
|
|
//####DESCRIPTIONEND####
|
56 |
|
|
//
|
57 |
|
|
//==========================================================================
|
58 |
|
|
|
59 |
|
|
// These are interrupts on the AAEC-2000 core
|
60 |
|
|
|
61 |
|
|
#define CYGNUM_HAL_INTERRUPT_GPIO0FIQ 0
|
62 |
|
|
#define CYGNUM_HAL_INTERRUPT_TS CYGNUM_HAL_INTERRUPT_GPIO0FIQ
|
63 |
|
|
#define CYGNUM_HAL_INTERRUPT_BLINT 1
|
64 |
|
|
#define CYGNUM_HAL_INTERRUPT_WEINT 2
|
65 |
|
|
#define CYGNUM_HAL_INTERRUPT_MCINT 3
|
66 |
|
|
#define CYGNUM_HAL_INTERRUPT_CSINT 4
|
67 |
|
|
#define CYGNUM_HAL_INTERRUPT_GPIO1INTR 5
|
68 |
|
|
#define CYGNUM_HAL_INTERRUPT_ETH CYGNUM_HAL_INTERRUPT_GPIO1INTR
|
69 |
|
|
#define CYGNUM_HAL_INTERRUPT_GPIO2INTR 6
|
70 |
|
|
#define CYGNUM_HAL_INTERRUPT_PCMCIA_CD2 CYGNUM_HAL_INTERRUPT_GPIO2INTR
|
71 |
|
|
#define CYGNUM_HAL_INTERRUPT_GPIO3INTR 7
|
72 |
|
|
#define CYGNUM_HAL_INTERRUPT_PCMCIA_CD1 CYGNUM_HAL_INTERRUPT_GPIO3INTR
|
73 |
|
|
#define CYGNUM_HAL_INTERRUPT_TC1OI 8
|
74 |
|
|
#define CYGNUM_HAL_INTERRUPT_TC2OI 9
|
75 |
|
|
#define CYGNUM_HAL_INTERRUPT_RTCMI 10
|
76 |
|
|
#define CYGNUM_HAL_INTERRUPT_TINTR 11
|
77 |
|
|
#define CYGNUM_HAL_INTERRUPT_UART1INTR 12
|
78 |
|
|
#define CYGNUM_HAL_INTERRUPT_UART2INTR 13
|
79 |
|
|
#define CYGNUM_HAL_INTERRUPT_LCDINTR 14
|
80 |
|
|
#define CYGNUM_HAL_INTERRUPT_SSEOTI 15
|
81 |
|
|
#define CYGNUM_HAL_INTERRUPT_UART3INTR 16
|
82 |
|
|
#define CYGNUM_HAL_INTERRUPT_SCIINTR 17
|
83 |
|
|
#define CYGNUM_HAL_INTERRUPT_AACINTR 18
|
84 |
|
|
#define CYGNUM_HAL_INTERRUPT_MMCINTR 19
|
85 |
|
|
#define CYGNUM_HAL_INTERRUPT_USBINTR 20
|
86 |
|
|
#define CYGNUM_HAL_INTERRUPT_DMAINTR 21
|
87 |
|
|
#define CYGNUM_HAL_INTERRUPT_TC3OI 22
|
88 |
|
|
#define CYGNUM_HAL_INTERRUPT_GPIO4INTR 23
|
89 |
|
|
#define CYGNUM_HAL_INTERRUPT_SCI_VCCEN CYGNUM_HAL_INTERRUPT_GPIO4INTR
|
90 |
|
|
#define CYGNUM_HAL_INTERRUPT_GPIO5INTR 24
|
91 |
|
|
#define CYGNUM_HAL_INTERRUPT_SCI_DETECT CYGNUM_HAL_INTERRUPT_GPIO5INTR
|
92 |
|
|
#define CYGNUM_HAL_INTERRUPT_GPIO6INTR 25
|
93 |
|
|
#define CYGNUM_HAL_INTERRUPT_PCMCIA_RDY1 CYGNUM_HAL_INTERRUPT_GPIO6INTR
|
94 |
|
|
#define CYGNUM_HAL_INTERRUPT_GPIO7INTR 26
|
95 |
|
|
#define CYGNUM_HAL_INTERRUPT_PCMCIA_RDY2 CYGNUM_HAL_INTERRUPT_GPIO7INTR
|
96 |
|
|
#define CYGNUM_HAL_INTERRUPT_BMIINTR 27
|
97 |
|
|
|
98 |
|
|
#define CYGNUM_HAL_INTERRUPT_NONE -1
|
99 |
|
|
|
100 |
|
|
#define CYGNUM_HAL_ISR_MIN 0
|
101 |
|
|
#define CYGNUM_HAL_ISR_MAX (CYGNUM_HAL_INTERRUPT_BMIINTR)
|
102 |
|
|
|
103 |
|
|
#define CYGNUM_HAL_ISR_COUNT (CYGNUM_HAL_ISR_MAX-CYGNUM_HAL_ISR_MIN+1)
|
104 |
|
|
|
105 |
|
|
// The vector used by the Real time clock
|
106 |
|
|
#define CYGNUM_HAL_INTERRUPT_RTC CYGNUM_HAL_INTERRUPT_TC1OI
|
107 |
|
|
|
108 |
|
|
//----------------------------------------------------------------------------
|
109 |
|
|
// Reset.
|
110 |
|
|
|
111 |
|
|
externC void cyg_hal_arm9_soft_reset(CYG_ADDRESS);
|
112 |
|
|
#define HAL_PLATFORM_RESET() cyg_hal_arm9_soft_reset(0)
|
113 |
|
|
|
114 |
|
|
#define HAL_PLATFORM_RESET_ENTRY 0x00000000
|
115 |
|
|
|
116 |
|
|
#endif // CYGONCE_HAL_PLATFORM_INTS_H
|