OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [ecos-2.0/] [packages/] [hal/] [arm/] [sa11x0/] [assabet/] [v2_0/] [include/] [pkgconf/] [mlt_arm_sa11x0_assabet_rom.ldi] - Blame information for rev 174

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 27 unneback
// eCos memory layout - Fri Oct 20 05:56:55 2000
2
 
3
// This is a generated file - do not edit
4
 
5
#include 
6
 
7
MEMORY
8
{
9
    ram : ORIGIN = 0, LENGTH = 0x2000000
10
    rom : ORIGIN = 0x50000000, LENGTH = 0x40000
11
}
12
 
13
SECTIONS
14
{
15
    SECTIONS_BEGIN
16
    SECTION_rom_vectors (rom, 0x50000000, LMA_EQ_VMA)
17
    SECTION_text (rom, ALIGN (0x4), LMA_EQ_VMA)
18
    SECTION_fini (rom, ALIGN (0x4), LMA_EQ_VMA)
19
    SECTION_rodata (rom, ALIGN (0x4), LMA_EQ_VMA)
20
    SECTION_rodata1 (rom, ALIGN (0x4), LMA_EQ_VMA)
21
    SECTION_fixup (rom, ALIGN (0x4), LMA_EQ_VMA)
22
    SECTION_gcc_except_table (rom, ALIGN (0x4), LMA_EQ_VMA)
23
    SECTION_fixed_vectors (ram, 0x20, LMA_EQ_VMA)
24
    SECTION_data (ram, 0x8000, FOLLOWING (.gcc_except_table))
25
    SECTION_bss (ram, ALIGN (0x4), LMA_EQ_VMA)
26
    CYG_LABEL_DEFN(__heap1) = ALIGN (0x8);
27
    SECTIONS_END
28
}

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.