OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [ecos-2.0/] [packages/] [hal/] [arm/] [snds/] [v2_0/] [include/] [plf_io.h] - Blame information for rev 565

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 27 unneback
#ifndef CYGONCE_HAL_PLF_IO_H
2
#define CYGONCE_HAL_PLF_IO_H
3
//=============================================================================
4
//
5
//      plf_io.h
6
//
7
//      Platform specific registers
8
//
9
//=============================================================================
10
//####ECOSGPLCOPYRIGHTBEGIN####
11
// -------------------------------------------
12
// This file is part of eCos, the Embedded Configurable Operating System.
13
// Copyright (C) 1998, 1999, 2000, 2001, 2002 Red Hat, Inc.
14
//
15
// eCos is free software; you can redistribute it and/or modify it under
16
// the terms of the GNU General Public License as published by the Free
17
// Software Foundation; either version 2 or (at your option) any later version.
18
//
19
// eCos is distributed in the hope that it will be useful, but WITHOUT ANY
20
// WARRANTY; without even the implied warranty of MERCHANTABILITY or
21
// FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
22
// for more details.
23
//
24
// You should have received a copy of the GNU General Public License along
25
// with eCos; if not, write to the Free Software Foundation, Inc.,
26
// 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
27
//
28
// As a special exception, if other files instantiate templates or use macros
29
// or inline functions from this file, or you compile this file and link it
30
// with other works to produce a work based on this file, this file does not
31
// by itself cause the resulting work to be covered by the GNU General Public
32
// License. However the source code for this file must still be made available
33
// in accordance with section (3) of the GNU General Public License.
34
//
35
// This exception does not invalidate any other reasons why a work based on
36
// this file might be covered by the GNU General Public License.
37
//
38
// Alternative licenses for eCos may be arranged by contacting Red Hat, Inc.
39
// at http://sources.redhat.com/ecos/ecos-license/
40
// -------------------------------------------
41
//####ECOSGPLCOPYRIGHTEND####
42
//=============================================================================
43
//#####DESCRIPTIONBEGIN####
44
//
45
// Author(s):   jskov
46
// Contributors:jskov
47
// Date:        2001-03-16
48
// Purpose:     ARM/KS32C platform specific registers
49
// Description: 
50
// Usage:       #include <cyg/hal/plf_io.h>
51
//
52
//####DESCRIPTIONEND####
53
//
54
//=============================================================================
55
 
56
// non-caching by accessing addr|0x04000000
57
 
58
#define KS32C_REG_BASE              0x07ff0000
59
 
60
// -----------------------------------------------------------------------------
61
// System config (register bases and caching)
62
#define KS32C_SYSCFG                (KS32C_REG_BASE + 0x0000)
63
 
64
#define KS32C_SYSCFG_SDM            0x80000000
65
#define KS32C_SYSCFG_PD_ID_MASK     0x3c000000
66
#define KS32C_SYSCFG_SRBBP_MASK     0x03ff0000 // address/64k
67
#define KS32C_SYSCFG_ISBBP_MASK     0x0000ffc0 // a25-a16
68
#define KS32C_SYSCFG_CM_MASK        0x00000030
69
#define KS32C_SYSCFG_CM_4R_4C       0x00000000
70
#define KS32C_SYSCFG_CM_0R_8C       0x00000010
71
#define KS32C_SYSCFG_CM_8R_0C       0x00000020
72
#define KS32C_SYSCFG_WE             0x00000004 // only KS32C50100?
73
#define KS32C_SYSCFG_CE             0x00000002
74
#define KS32C_SYSCFG_SE             0x00000001
75
 
76
#define KS32C_CLKCON                (KS32C_REG_BASE + 0x3000)
77
 
78
#define KS32C_EXTACON0              (KS32C_REG_BASE + 0x3008)
79
#define KS32C_EXTACON1              (KS32C_REG_BASE + 0x300c)
80
 
81
//-----------------------------------------------------------------------------
82
// Memory banks data width
83
#define KS32C_EXTDBWTH              (KS32C_REG_BASE + 0x3010)
84
 
85
#define KS32C_EXTDBWTH_MASK         3
86
#define KS32C_EXTDBWTH_8BIT         1
87
#define KS32C_EXTDBWTH_16BIT        2
88
#define KS32C_EXTDBWTH_32BIT        3
89
 
90
#define KS32C_EXTDBWTH_DSR0_shift   0
91
#define KS32C_EXTDBWTH_DSR1_shift   2
92
#define KS32C_EXTDBWTH_DSR2_shift   4
93
#define KS32C_EXTDBWTH_DSR3_shift   6
94
#define KS32C_EXTDBWTH_DSR4_shift   8
95
#define KS32C_EXTDBWTH_DSR5_shift   10
96
#define KS32C_EXTDBWTH_DSD0_shift   12
97
#define KS32C_EXTDBWTH_DSD1_shift   14
98
#define KS32C_EXTDBWTH_DSD2_shift   16
99
#define KS32C_EXTDBWTH_DSD3_shift   18
100
#define KS32C_EXTDBWTH_DSX0_shift   20
101
#define KS32C_EXTDBWTH_DSX1_shift   22
102
#define KS32C_EXTDBWTH_DSX2_shift   24
103
#define KS32C_EXTDBWTH_DSX3_shift   26
104
 
105
// -----------------------------------------------------------------------------
106
// Bank locations and timing
107
#define KS32C_ROMCON0               (KS32C_REG_BASE + 0x3014)
108
#define KS32C_ROMCON1               (KS32C_REG_BASE + 0x3018)
109
#define KS32C_ROMCON2               (KS32C_REG_BASE + 0x301c)
110
#define KS32C_ROMCON3               (KS32C_REG_BASE + 0x3020)
111
#define KS32C_ROMCON4               (KS32C_REG_BASE + 0x3024)
112
#define KS32C_ROMCON5               (KS32C_REG_BASE + 0x3028)
113
 
114
#define KS32C_ROMCON_PMC_MASK       0x00000003
115
#define KS32C_ROMCON_PMC_ROM        0x00000000
116
#define KS32C_ROMCON_PMC_4W_PAGE    0x00000001
117
#define KS32C_ROMCON_PMC_8W_PAGE    0x00000002
118
#define KS32C_ROMCON_PMC_16W_PAGE   0x00000003
119
 
120
#define KS32C_ROMCON_TPA_MASK       0x0000000c
121
#define KS32C_ROMCON_TPA_5C         0x00000000
122
#define KS32C_ROMCON_TPA_2C         0x00000004
123
#define KS32C_ROMCON_TPA_3C         0x00000008
124
#define KS32C_ROMCON_TPA_4C         0x0000000c
125
 
126
#define KS32C_ROMCON_TACC_MASK      0x00000070
127
#define KS32C_ROMCON_TACC_DISABLE   0x00000000
128
#define KS32C_ROMCON_TACC_2C        0x00000010
129
#define KS32C_ROMCON_TACC_3C        0x00000020
130
#define KS32C_ROMCON_TACC_4C        0x00000030
131
#define KS32C_ROMCON_TACC_5C        0x00000040
132
#define KS32C_ROMCON_TACC_6C        0x00000050
133
#define KS32C_ROMCON_TACC_7C        0x00000060
134
 
135
#define KS32C_ROMCON_BASE_MASK      0x000ff700
136
#define KS32C_ROMCON_BASE_shift     10
137
 
138
#define KS32C_ROMCON_NEXT_MASK      0x7ff00000
139
#define KS32C_ROMCON_NEXT_shift     20
140
 
141
 
142
 
143
#define KS32C_DRAMCON0              (KS32C_REG_BASE + 0x302c)
144
#define KS32C_DRAMCON1              (KS32C_REG_BASE + 0x3030)
145
#define KS32C_DRAMCON2              (KS32C_REG_BASE + 0x3034)
146
#define KS32C_DRAMCON3              (KS32C_REG_BASE + 0x3038)
147
 
148
#define KS32C_DRAMCON_CAN_8         0x00000000
149
#define KS32C_DRAMCON_CAN_9         0x40000000
150
#define KS32C_DRAMCON_CAN_10        0x80000000
151
#define KS32C_DRAMCON_CAN_11        0xc0000000
152
#define KS32C_DRAMCON_TRP_1C        0x00000000
153
#define KS32C_DRAMCON_TRP_2C        0x00000100
154
#define KS32C_DRAMCON_TRP_3C        0x00000200
155
#define KS32C_DRAMCON_TRP_4C        0x00000300
156
#define KS32C_DRAMCON_TRC_1C        0x00000000
157
#define KS32C_DRAMCON_TRC_2C        0x00000080
158
#define KS32C_DRAMCON_RESERVED      0x00000010
159
#define KS32C_DRAMCON_TCP_1C        0x00000000
160
#define KS32C_DRAMCON_TCP_2C        0x00000008
161
#define KS32C_DRAMCON_TCS_1C        0x00000000
162
#define KS32C_DRAMCON_TCS_2C        0x00000002
163
#define KS32C_DRAMCON_TCS_3C        0x00000004
164
#define KS32C_DRAMCON_TCS_4C        0x00000006
165
#define KS32C_DRAMCON_EDO           0x00000001
166
 
167
#define KS32C_DRAMCON_BASE_MASK      0x000ff700
168
#define KS32C_DRAMCON_BASE_shift     10
169
 
170
#define KS32C_DRAMCON_NEXT_MASK      0x7ff00000
171
#define KS32C_DRAMCON_NEXT_shift     20
172
 
173
 
174
#define KS32C_REFEXTCON             (KS32C_REG_BASE + 0x303c)
175
 
176
// DRAM
177
#define KS32C_REFEXTCON_TCSR_1C     0x00000000
178
#define KS32C_REFEXTCON_TCHR_1C     0x00000000
179
// SDRAM
180
#define KS32C_REFEXTCON_TRC_4C      0x00060000
181
// DRAM+SDRAM
182
#define KS32C_REFEXTCON_REN         0x00010000
183
#define KS32C_REFEXTCON_VSF         0x00008000
184
#define KS32C_REFEXTCON_BASE        0x00000360
185
 
186
#define KS32C_REFEXTCON_RCV_shift   21
187
 
188
//-----------------------------------------------------------------------------
189
// INTC
190
 
191
#define KS32C_INTMOD                (KS32C_REG_BASE + 0x4000)
192
#define KS32C_INTPND                (KS32C_REG_BASE + 0x4004)
193
#define KS32C_INTMSK                (KS32C_REG_BASE + 0x4008)
194
#define KS32C_INTPRI0               (KS32C_REG_BASE + 0x400c)
195
#define KS32C_INTPRI1               (KS32C_REG_BASE + 0x4010)
196
#define KS32C_INTPRI2               (KS32C_REG_BASE + 0x4014)
197
#define KS32C_INTPRI3               (KS32C_REG_BASE + 0x4018)
198
#define KS32C_INTPRI4               (KS32C_REG_BASE + 0x401c)
199
#define KS32C_INTPRI5               (KS32C_REG_BASE + 0x4020)
200
#define KS32C_INTOFFSET             (KS32C_REG_BASE + 0x4024)
201
#define KS32C_PNDPRI                (KS32C_REG_BASE + 0x4028)
202
#define KS32C_PNDTEST               (KS32C_REG_BASE + 0x402c)
203
#define KS32C_INTOFFSET_FIQ         (KS32C_REG_BASE + 0x4030)
204
#define KS32C_INTOFFSET_IRQ         (KS32C_REG_BASE + 0x4034)
205
 
206
#define KS32C_INTMSK_GLOBAL         (1<<21)
207
 
208
//-----------------------------------------------------------------------------
209
// PIO
210
 
211
#define KS32C_IOPMOD                (KS32C_REG_BASE + 0x5000)
212
#define KS32C_IOPCON                (KS32C_REG_BASE + 0x5004)
213
#define KS32C_IOPDATA               (KS32C_REG_BASE + 0x5008)
214
 
215
//-----------------------------------------------------------------------------
216
// Timers
217
 
218
#define KS32C_TMOD                  (KS32C_REG_BASE + 0x6000)
219
#define KS32C_TDATA0                (KS32C_REG_BASE + 0x6004)
220
#define KS32C_TDATA1                (KS32C_REG_BASE + 0x6008)
221
#define KS32C_TCNT0                 (KS32C_REG_BASE + 0x600c)
222
#define KS32C_TCNT1                 (KS32C_REG_BASE + 0x6010)
223
 
224
#define KS32C_TMOD_TE0              0x00000001
225
#define KS32C_TMOD_TMD0             0x00000002
226
#define KS32C_TMOD_TCLR0            0x00000004
227
#define KS32C_TMOD_TE1              0x00000008
228
#define KS32C_TMOD_TMD1             0x00000010
229
#define KS32C_TMOD_TCLR1            0x00000020
230
 
231
 
232
//-----------------------------------------------------------------------------
233
// UART
234
 
235
#define KS32C_UART0_BASE            (KS32C_REG_BASE + 0xd000)
236
#define KS32C_UART1_BASE            (KS32C_REG_BASE + 0xe000)
237
 
238
#define KS32C_UART_LCON             0x0000
239
#define KS32C_UART_CON              0x0004
240
#define KS32C_UART_STAT             0x0008
241
#define KS32C_UART_TXBUF            0x000c
242
#define KS32C_UART_RXBUF            0x0010
243
#define KS32C_UART_BRDIV            0x0014
244
#define KS32C_UART_BRDCNT           0x0018
245
#define KS32C_UART_BRDCLK           0x001c
246
 
247
#define KS32C_UART_LCON_5_DBITS     0x00
248
#define KS32C_UART_LCON_6_DBITS     0x01
249
#define KS32C_UART_LCON_7_DBITS     0x02
250
#define KS32C_UART_LCON_8_DBITS     0x03
251
#define KS32C_UART_LCON_1_SBITS     0x00
252
#define KS32C_UART_LCON_2_SBITS     0x04
253
#define KS32C_UART_LCON_NO_PARITY   0x00
254
#define KS32C_UART_LCON_EVEN_PARITY 0x00
255
#define KS32C_UART_LCON_ODD_PARITY  0x28
256
#define KS32C_UART_LCON_1_PARITY    0x30
257
#define KS32C_UART_LCON_0_PARITY    0x38
258
#define KS32C_UART_LCON_SCS         0x40
259
#define KS32C_UART_LCON_IR          0x80
260
 
261
#define KS32C_UART_CON_RXM_MASK     0x03
262
#define KS32C_UART_CON_RXM_INT      0x01
263
#define KS32C_UART_CON_TXM_MASK     0x0c
264
#define KS32C_UART_CON_TXM_INT      0x08
265
#define KS32C_UART_CON_RX_ERR_INT   0x04
266
 
267
 
268
#define KS32C_UART_STAT_DTR         0x10
269
#define KS32C_UART_STAT_RDR         0x20
270
#define KS32C_UART_STAT_TXE         0x40  // tx empty
271
#define KS32C_UART_STAT_TC          0x80  // tx complete
272
 
273
//-----------------------------------------------------------------------------
274
// Cache
275
#define KS32C_CACHE_SET0_ADDR       0x14000000
276
#define KS32C_CACHE_SET1_ADDR       0x14800000
277
#define KS32C_CACHE_TAG_ADDR        0x15000000
278
 
279
//-----------------------------------------------------------------------------
280
// Memory map is 1-1
281
 
282
#define CYGARC_PHYSICAL_ADDRESS(_x_) (_x_)
283
 
284
//-----------------------------------------------------------------------------
285
// end of plf_io.h
286
#endif // CYGONCE_HAL_PLF_IO_H

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.