OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [ecos-2.0/] [packages/] [hal/] [calmrisc32/] [ceb/] [v2_0/] [include/] [plf_intr.h] - Blame information for rev 565

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 27 unneback
#ifndef CYGONCE_HAL_PLF_INTR_H
2
#define CYGONCE_HAL_PLF_INTR_H
3
 
4
//==========================================================================
5
//
6
//      plf_intr.h
7
//
8
//      Atlas Interrupt and clock support
9
//
10
//==========================================================================
11
//####ECOSGPLCOPYRIGHTBEGIN####
12
// -------------------------------------------
13
// This file is part of eCos, the Embedded Configurable Operating System.
14
// Copyright (C) 1998, 1999, 2000, 2001, 2002 Red Hat, Inc.
15
//
16
// eCos is free software; you can redistribute it and/or modify it under
17
// the terms of the GNU General Public License as published by the Free
18
// Software Foundation; either version 2 or (at your option) any later version.
19
//
20
// eCos is distributed in the hope that it will be useful, but WITHOUT ANY
21
// WARRANTY; without even the implied warranty of MERCHANTABILITY or
22
// FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
23
// for more details.
24
//
25
// You should have received a copy of the GNU General Public License along
26
// with eCos; if not, write to the Free Software Foundation, Inc.,
27
// 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA.
28
//
29
// As a special exception, if other files instantiate templates or use macros
30
// or inline functions from this file, or you compile this file and link it
31
// with other works to produce a work based on this file, this file does not
32
// by itself cause the resulting work to be covered by the GNU General Public
33
// License. However the source code for this file must still be made available
34
// in accordance with section (3) of the GNU General Public License.
35
//
36
// This exception does not invalidate any other reasons why a work based on
37
// this file might be covered by the GNU General Public License.
38
//
39
// Alternative licenses for eCos may be arranged by contacting Red Hat, Inc.
40
// at http://sources.redhat.com/ecos/ecos-license/
41
// -------------------------------------------
42
//####ECOSGPLCOPYRIGHTEND####
43
//==========================================================================
44
//#####DESCRIPTIONBEGIN####
45
//
46
// Author(s):    nickg
47
// Contributors: nickg, jskov,
48
//               gthomas, jlarmour, dmoseley
49
// Date:         2000-06-06
50
// Purpose:      Define Interrupt support
51
// Description:  The macros defined here provide the HAL APIs for handling
52
//               interrupts and the clock for the Atlas board.
53
//              
54
// Usage:
55
//              #include <cyg/hal/plf_intr.h>
56
//              ...
57
//              
58
//
59
//####DESCRIPTIONEND####
60
//
61
//==========================================================================
62
 
63
#include <pkgconf/hal.h>
64
 
65
#include <cyg/infra/cyg_type.h>
66
#include <cyg/hal/plf_io.h>
67
 
68
//--------------------------------------------------------------------------
69
// Interrupt vectors.
70
 
71
#ifndef CYGHWR_HAL_INTERRUPT_VECTORS_DEFINED
72
 
73
// These are decoded via the IP bits of the cause
74
// register when an external interrupt is delivered.
75
 
76
#define CYGNUM_HAL_INTERRUPT_IRQ               0
77
#define CYGNUM_HAL_INTERRUPT_FIQ               1
78
 
79
// Min/Max ISR numbers and how many there are
80
#define CYGNUM_HAL_ISR_MIN                     0
81
#define CYGNUM_HAL_ISR_MAX                     1
82
#define CYGNUM_HAL_ISR_COUNT                   2
83
 
84
#define CYGHWR_HAL_INTERRUPT_VECTORS_DEFINED
85
 
86
#endif
87
 
88
//--------------------------------------------------------------------------
89
// Interrupt controller access.
90
 
91
 
92
 
93
//--------------------------------------------------------------------------
94
// Control-C support.
95
 
96
#if defined(CYGDBG_HAL_MIPS_DEBUG_GDB_CTRLC_SUPPORT)
97
 
98
# define CYGHWR_HAL_GDB_PORT_VECTOR CYGNUM_HAL_INTERRUPT_SER
99
 
100
externC cyg_uint32 hal_ctrlc_isr(CYG_ADDRWORD vector, CYG_ADDRWORD data);
101
 
102
# define HAL_CTRLC_ISR hal_ctrlc_isr
103
 
104
#endif
105
 
106
 
107
//----------------------------------------------------------------------------
108
// Reset.
109
#ifndef CYGHWR_HAL_RESET_DEFINED
110
#define CYGHWR_HAL_RESET_DEFINED
111
#define HAL_PLATFORM_RESET()
112
 
113
#define HAL_PLATFORM_RESET_ENTRY 0x00000000
114
 
115
#endif // CYGHWR_HAL_RESET_DEFINED
116
 
117
//---------------------------------------------------------------------------
118
// Delay
119
#define HAL_DELAY_US(x) hal_delay_us(x)
120
 
121
//--------------------------------------------------------------------------
122
#endif // ifndef CYGONCE_HAL_PLF_INTR_H
123
// End of plf_intr.h

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.